

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

### **General Description**

The MAX9266 gigabit multimedia serial link (GMSL) deserializer features an LVDS system interface and highbandwidth digital content protection (HDCP) decryption for content protection of DVD and Blu-ray<sup>™</sup> video and audio data. The deserializer pairs with any HDCP-GMSL serializer to form a digital serial link for the transmission of control data and HDCP-encrypted video and audio data. GMSL is an interface approved by Digital Content Protection, LLC (DCP).

The deserializer features 3-channel and 4-channel modes. The 3-channel mode outputs three lanes of LVDS data (21 bits), UART control signals, and three audio outputs. The 4-channel mode outputs four lanes of LVDS data (28 bits), UART control signals, three audio outputs, and auxiliary control signals. The three audio outputs are for I2S audio, supporting an 8kHz to 192kHz sampling frequency and a sample depth of 4 to 32 bits. The embedded control channel forms a full-duplex differential 9.6kbps to 1Mbps UART link between the serializer and the deserializer. An electronic control unit (ECU) or microcontroller (µC) can be located on the serializer side of the link (typical for video display), on the deserializer side of the link (typical for image sensing), or on both sides. The control channel enables ECU/µC control of peripherals on the remote side, providing such functions as backlight control, touch-screen input, and HDCPrelated operations.

The serial link signaling is AC-coupled current-mode logic (CML) with scrambled 8b/10b coding. For driving longer cables, GMSL serializers have programmable pre/ deemphasis, and the deserializer has a programmable channel equalizer. For reduced EMI, the deserializer has programmable spread spectrum on the LVDS and control outputs. The serial link inputs and the LVDS output meet ISO 10605 and IEC 61000-4-2 ESD standards. The deserializer's core supply is 3.3V and the I/O supply is 1.8V to 3.3V. The device is available in a 48-pin TQFP package with an exposed pad and is specified over the -40°C to +105°C automotive temperature range.

### **Features**

- HDCP Encryption Enable/Disable Programmable Through Control Channel
- Control Channel Handles All HDCP Protocol Transactions—Separate Control Bus Not Required
- HDCP Keys Preprogrammed in Secure On-Chip Nonvolatile Memory
- 2.5Gbps Payload Data Rate (3.125Gbps with Overhead)
- AC-Coupled Serial Link with Scrambled 8b/10b Line Coding
- 8.33MHz to 104MHz (3-Channel LVDS) or 6.25MHz to 78MHz (4-Channel LVDS) Pixel Clock
- ♦ 4-Bit to 32-Bit Word Length, 8kHz to 192kHz I<sup>2</sup>S Audio Channel Supports High-Definition Audio
- Embedded Half-/Full-Duplex Bidirectional Control Channel
- 9.6kbps to 1Mbps Base Mode and Bypass Mode
- Interrupt Supports Touch-Screen Displays
- ♦ Remote-End I<sup>2</sup>C Master for Peripherals
- Programmable Channel Equalizer for 15m Cable Drive at 3.125Gbps
- Programmable Spread Spectrum on Serial Outputs Reduces EMI
- Serial-Data Clock Recovery Eliminates External Reference Clock
- Auto Data-Rate Detection Allows On-The-Fly Data-Rate Change
- Built-In PRBS Checker for BER Testing of the Serial Link
- ♦ ISO 10605 and IEC 61000-4-2 ESD Tolerance

### **Applications**

High-Resolution Automotive Navigation Rear-Seat Infotainment

Blu-ray is a trademark of Blu-ray Disc Association.

Ordering Information appears at end of data sheet.

For related parts and recommended products to use with this part, refer to: www.maxim-ic.com/MAX9266.related

M/XI/N

\_ Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

### **ABSOLUTE MAXIMUM RATINGS**

| AVDD to AGND                    | 0.5V to +3.9V                       |
|---------------------------------|-------------------------------------|
| DVDD to GND                     | 0.5V to +3.9V                       |
| IOVDD to GND                    | 0.5V to +3.9V                       |
| Any Ground to Any Ground        | 0.5V to +0.5V                       |
| IN+, IN- to AGND                | 0.5V to +1.9V                       |
| TXOUT_, TXCLKOUT_ to AGND       | 0.5V to +3.9V                       |
| All Other Pins to GND           | 0.5V to (V <sub>IOVDD</sub> + 0.5V) |
| TXOUT_, TXCLKOUT_ Short Circuit |                                     |
| to AGND or AVDD                 | Continuous                          |

Continuous Power Dissipation ( $T_A = +70^{\circ}C$ )

| 48-Pin TQFP (derate 36.2mW/°C above +70°C) | 2898.6mW     |
|--------------------------------------------|--------------|
| Operating Temperature Range40              | °C to +105°C |
| Junction Temperature                       | +150°C       |
| Storage Temperature Range65                | °C to +150°C |
| Lead Temperature (soldering, 10s)          | +300°C       |
| Soldering Temperature (reflow)             | +260°C       |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### PACKAGE THERMAL CHARACTERISTICS (Note 1)

Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a fourlayer board. For detailed information on package thermal considerations, refer to <u>www.maxim-ic.com/thermal-tutorial</u>.

### DC ELECTRICAL CHARACTERISTICS\*

 $(V_{AVDD} = V_{DVDD} = 3.0V \text{ to } 3.6V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\%$  (differential),  $T_A = -40^{\circ}C$  to  $+105^{\circ}C$ , unless otherwise noted. Typical values are at  $V_{AVDD} = V_{DVDD} = V_{OVDD} = 3.3V$ ,  $T_A = +25^{\circ}C$ .)

| PARAMETER                    | SYMBOL           | C                                                      | MIN                                 | TYP                          | MAX | UNITS                        |    |
|------------------------------|------------------|--------------------------------------------------------|-------------------------------------|------------------------------|-----|------------------------------|----|
| SINGLE-ENDED INPUTS (BWS,    | INT, CDS, EC     | QS, MS, <mark>PWDN</mark> , S                          | SEN, DRS)                           |                              |     |                              |    |
| High-Level Input Voltage     | V <sub>IH1</sub> |                                                        |                                     | 0.65 x<br>V <sub>IOVDD</sub> |     |                              | V  |
| Low-Level Input Voltage      | V <sub>IL1</sub> |                                                        |                                     |                              |     | 0.35 x<br>V <sub>IOVDD</sub> | V  |
| Input Current                | I <sub>IN1</sub> | $V_{IN} = 0V$ to $V_{IOV}$                             | 'DD                                 | -10                          |     | +10                          | μA |
| Input Clamp Voltage          | V <sub>CL</sub>  | I <sub>CL</sub> = -18mA                                |                                     |                              |     | -1.5                         | V  |
| SINGLE-ENDED OUTPUTS (WS     | , SCK, SD/CN     | NTLO, CNTL1, CN <sup>-</sup>                           | TL2/MCLK)                           |                              |     |                              |    |
|                              |                  |                                                        | DCS = 0                             | V <sub>IOVDD</sub><br>- 0.3  |     |                              | V  |
| High-Level Output Voltage    | V <sub>OH1</sub> | I <sub>OUT</sub> = -2mA                                | DCS = 1                             | V <sub>IOVDD</sub><br>- 0.2  |     |                              |    |
|                              | N                |                                                        | DCS = 0                             |                              |     | 0.3                          | V  |
| Low-Level Output Voltage     | V <sub>OL1</sub> | $I_{OUT} = 2mA$                                        | DCS = 1                             |                              |     | 0.2                          | v  |
|                              |                  | $V_{OUT} = V_{GND},$                                   | $V_{IOVDD} = 3.0V \text{ to } 3.6V$ | 15                           | 25  | 39                           |    |
| Output Short-Circuit Current |                  | DCS = 0                                                | $V_{\rm IOVDD} = 1.7V$ to 1.9V      | 3                            | 7   | 13                           |    |
|                              | IOS              | $V_{OUT} = V_{GND}$ , $V_{IOVDD} = 3.0V$ to 3.6V 20 35 | 35                                  | 63                           | mA  |                              |    |
|                              |                  | DCS = 1                                                | $V_{\rm IOVDD} = 1.7V$ to 1.9V      | 5                            | 10  | 21                           |    |

\_ Maxim Integrated Products 2

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

### DC ELECTRICAL CHARACTERISTICS\* (continued)

 $(V_{AVDD} = V_{DVDD} = 3.0V \text{ to } 3.6V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\%$  (differential),  $T_A = -40^{\circ}C \text{ to } +105^{\circ}C$ , unless otherwise noted. Typical values are at  $V_{AVDD} = V_{DVDD} = V_{OVDD} = 3.3V$ ,  $T_A = +25^{\circ}C$ .)

| PARAMETER                                                                                      | SYMBOL              | CC                                                  | ONDITIONS                                    | MIN                         | TYP | MAX                         | UNITS |
|------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------|----------------------------------------------|-----------------------------|-----|-----------------------------|-------|
| I <sup>2</sup> C AND UART I/O, OPEN-DRAI                                                       | OUTPUTS             | (RX/SDA, TX/SCL,                                    | , LOCK, ERR, GPIO_)                          |                             |     |                             |       |
|                                                                                                |                     |                                                     |                                              | 0.7 x                       |     |                             | V     |
| High-Level Input Voltage                                                                       | V <sub>IH2</sub>    |                                                     |                                              | VIOVDD                      |     |                             | V     |
|                                                                                                | M                   |                                                     |                                              |                             |     | 0.3 x                       |       |
| Low-Level Input Voltage                                                                        | V <sub>IL2</sub>    |                                                     |                                              |                             |     | VIOVDD                      | V     |
| land to compare                                                                                |                     | $V_{IN} = 0V$ to                                    | RX/SDA, TX/SCL                               | -110                        |     | +1                          |       |
| Input Current                                                                                  | I <sub>IN2</sub>    | V <sub>IOVDD</sub> (Note 2)                         | LOCK, ERR, GPIO_                             | -80                         |     | +1                          | μA    |
|                                                                                                | 1                   | 1 0mA                                               | $V_{IOVDD} = 1.7V$ to 1.9V                   |                             |     | 0.4                         | V     |
| Low-Level Output Voltage                                                                       | V <sub>OL2</sub>    | $I_{OUT} = 3mA$ $V_{IOVDD} = 3.0V \text{ to } 3.6V$ |                                              |                             |     | 0.3                         | V     |
| DIFFERENTIAL OUTPUT FOR R                                                                      | EVERSE CO           | NTROL CHANNEL                                       | _ (IN+, IN-)                                 |                             |     |                             |       |
| Differential High Output Peak<br>Voltage, (V <sub>IN+</sub> ) - (V <sub>IN-</sub> )            | V <sub>ROH</sub>    | No high-speed d<br>(Figure 1)                       | ata transmission                             | 30                          |     | 60                          | mV    |
| Differential Low Output Peak<br>Voltage, (V <sub>IN+</sub> ) - (V <sub>IN-</sub> )             | V <sub>ROL</sub>    | No high-speed d<br>(Figure 1)                       | ata transmission                             | -60                         |     | -30                         | mV    |
| DIFFERENTIAL INPUTS (IN+, IN-                                                                  | -)                  |                                                     |                                              |                             |     |                             |       |
| Differential High Input Threshold<br>(Peak) Voltage, (V <sub>IN+</sub> ) - (V <sub>IN-</sub> ) | V <sub>IDH(P)</sub> | Figure 2                                            |                                              |                             | 40  | 90                          | mV    |
| Differential Low Input Threshold<br>(Peak) Voltage, (V <sub>IN+</sub> ) - (V <sub>IN-</sub> )  | V <sub>IDL(P)</sub> | Figure 2                                            |                                              | -90                         | -40 |                             | mV    |
| Input Common-Mode Voltage<br>((V <sub>IN+</sub> ) + (V <sub>IN-</sub> ))/2                     | V <sub>CMR</sub>    |                                                     |                                              | 1                           | 1.3 | 1.6                         | V     |
| Differential Input Resistance<br>(Internal)                                                    | RI                  |                                                     |                                              | 80                          | 100 | 130                         | Ω     |
| THREE-LEVEL LOGIC INPUTS (                                                                     | ADD0, ADD1          | )                                                   |                                              | 1                           |     |                             |       |
| High-Level Input Voltage                                                                       | VIH                 |                                                     |                                              | 0.7 x<br>V <sub>IOVDD</sub> |     |                             | V     |
| Low-Level Input Voltage                                                                        | V <sub>IL</sub>     |                                                     |                                              |                             |     | 0.3 x<br>V <sub>IOVDD</sub> | V     |
| Midlevel Input Current                                                                         | IINM                |                                                     | open or connected<br>utput in high impedance | -10                         |     | +10                         | μΑ    |
| Input Current                                                                                  | I <sub>IN</sub>     | ADD0 and ADD1 = high or low,<br>PWDN = high or low  |                                              | -150                        |     | +150                        | μΑ    |
| Input Clamp Voltage                                                                            | V <sub>CL</sub>     | I <sub>CL</sub> = -18mA                             |                                              |                             |     | -1.5                        | V     |
| LVDS OUTPUTS (TXOUT_, TXO                                                                      |                     |                                                     |                                              |                             |     |                             |       |
| Differential Output Voltage                                                                    | V <sub>OD</sub>     | Figure 3                                            |                                              | 250                         |     | 450                         | mV    |
| Change in V <sub>OD</sub> Between<br>Complementary Output States                               | ΔV <sub>OD</sub>    | Figure 3                                            |                                              |                             |     | 25                          | mV    |

\_ Maxim Integrated Products 3

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

### DC ELECTRICAL CHARACTERISTICS\* (continued)

 $(V_{AVDD} = V_{DVDD} = 3.0V \text{ to } 3.6V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\%$  (differential),  $T_A = -40^{\circ}C \text{ to } +105^{\circ}C$ , unless otherwise noted. Typical values are at  $V_{AVDD} = V_{DVDD} = V_{OVDD} = 3.3V$ ,  $T_A = +25^{\circ}C$ .)

| PARAMETER                                                        | SYMBOL                                | CON                                                              | DITIONS                                  | MIN               | TYP | MAX   | UNITS |  |
|------------------------------------------------------------------|---------------------------------------|------------------------------------------------------------------|------------------------------------------|-------------------|-----|-------|-------|--|
| Output Offset Voltage                                            | V <sub>OS</sub>                       | Figure 3                                                         |                                          | 1.125             |     | 1.375 | V     |  |
| Change in V <sub>OS</sub> Between<br>Complementary Output States | $\Delta V_{OS}$                       | Figure 3                                                         |                                          |                   |     | 25    | mV    |  |
| Output Short-Circuit Current                                     | I <sub>OS</sub>                       | V <sub>OUT</sub> = 0V or 3.6V                                    | 3.5mA LVDS<br>output                     | -7.5              |     | +7.5  | mA    |  |
|                                                                  |                                       |                                                                  | 7mA LVDS outpu                           | ut -15            |     | +15   |       |  |
| Magnitude of Differential Output                                 | I <sub>OSD</sub>                      | 3.5mA LVDS outpu                                                 | ıt                                       |                   |     | 7.5   | mA    |  |
| Short-Circuit Current                                            | 1030                                  | 7mA LVDS output                                                  |                                          |                   |     | 15    |       |  |
| Output High-Impedance Current                                    | I <sub>OZ</sub>                       | ADD0 and ADD1 = $\overline{PWDN}$ = high or lo                   | 0                                        | -0.5              |     | +0.5  | μA    |  |
| POWER SUPPLY                                                     | · · · · · · · · · · · · · · · · · · · |                                                                  |                                          |                   |     |       |       |  |
|                                                                  |                                       | BWS = low, f <sub>TXCLK</sub>                                    | <sub>COUT_</sub> = 16.6MHz               |                   | 149 | 190   |       |  |
| Worst-Case Supply Current                                        |                                       | BWS = low, f <sub>TXCLK</sub>                                    | OUT_ = 33.3MHz                           |                   | 159 | 212   |       |  |
| (Figure 4) (Note 4)                                              | Iwcs                                  | BWS = low, $f_{TXCLKOUT} = 66.6MHz$                              |                                          |                   | 190 | 255   | mA    |  |
|                                                                  |                                       | BWS = low, f <sub>TXCLKOUT</sub> = 104MHz                        |                                          |                   | 228 | 295   |       |  |
| Sleep-Mode Supply Current                                        | I <sub>CCS</sub>                      |                                                                  |                                          |                   | 80  | 248   | μA    |  |
| Power-Down Current                                               | ICCZ                                  | PWDN = GND                                                       |                                          |                   | 25  | 178   | μA    |  |
| ESD PROTECTION                                                   |                                       | 1                                                                |                                          |                   |     |       |       |  |
|                                                                  |                                       | Human Body Model, $R_D = 1.5k\Omega$ ,<br>$C_S = 100pF$ (Note 5) |                                          |                   | ±8  |       |       |  |
|                                                                  | V <sub>ESD</sub>                      |                                                                  | IEC 61000-4-2,<br>R <sub>D</sub> = 330Ω, | Contact Discharge |     | ±10   |       |  |
| IN+, IN-                                                         |                                       | C <sub>S</sub> = 150pF<br>(Note 6)                               | Air-Gap Discharge                        |                   | ±12 |       | kV    |  |
|                                                                  |                                       | ISO 10605,<br>$R_D = 2k\Omega$ ,                                 | Contact Discharge                        |                   | ±8  |       |       |  |
|                                                                  |                                       | $C_{S} = 330 pF$<br>(Note 6)                                     | Air-Gap Discharge                        |                   | ±15 |       |       |  |
|                                                                  |                                       | Human Body Mode<br>C <sub>S</sub> = 100pF (Note                  |                                          |                   | ±8  |       |       |  |
|                                                                  |                                       | IEC 61000-4-2,<br>R <sub>D</sub> = 330Ω,                         | Contact Discharge                        |                   | ±8  |       |       |  |
| TX0UT_, TXCLKOUT_                                                | V <sub>ESD</sub>                      | C <sub>S</sub> = 150pF<br>(Note 6)                               | Air-Gap Discharge                        |                   | ±20 |       | kV    |  |
|                                                                  |                                       | ISO 10605,<br>R <sub>D</sub> = 2k <b>Ω</b> ,                     | Contact Discharge                        |                   | ±8  |       |       |  |
|                                                                  |                                       | $C_S = 330 pF$<br>(Note 6)                                       | Air-Gap Discharge                        |                   | ±30 |       | 1     |  |
| All Other Pins                                                   | V <sub>ESD</sub>                      | Human Body Mode<br>$C_S = 100pF$ (Note                           |                                          |                   | ±4  |       | kV    |  |

\_ Maxim Integrated Products 4

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

### **AC ELECTRICAL CHARACTERISTICS\***

 $(V_{AVDD} = V_{DVDD} = 3.0V \text{ to } 3.6V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}, \text{ unless otherwise noted}.$ Typical values are at  $V_{AVDD} = V_{DVDD} = V_{OVDD} = 3.3V, T_A = +25^{\circ}\text{C}.)$ 

| PARAMETER                                   | SYMBOL                          | CO                                                     | NDITIONS                                                                      | MIN                             | TYP                       | MAX                             | UNITS        |
|---------------------------------------------|---------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------|---------------------------|---------------------------------|--------------|
| LVDS CLOCK OUTPUTS (TXCLK                   | OUT+, TXCL                      | KOUT-)                                                 |                                                                               |                                 |                           |                                 |              |
|                                             |                                 | BWS = GND, VDRS                                        | s = V <sub>IOVDD</sub>                                                        | 8.33                            |                           | 16.66                           |              |
|                                             | t                               | BWS = GND, DRS                                         |                                                                               | 16.66                           |                           | 104                             |              |
| Clock Frequency                             | <sup>f</sup> TXCLKOUT_          | V <sub>BWS</sub> = V <sub>IOVDD</sub> , V              | V <sub>BWS</sub> = V <sub>IOVDD</sub> , V <sub>DRS</sub> = V <sub>IOVDD</sub> |                                 |                           | 12.5                            | MHz          |
|                                             |                                 | V <sub>BWS</sub> = V <sub>IOVDD</sub> , C              |                                                                               | 12.5                            |                           | 78                              |              |
| I <sup>2</sup> C/UART PORT TIMING           |                                 |                                                        |                                                                               |                                 |                           |                                 |              |
| Output Rise Time                            | t <sub>R</sub>                  | 30% to 70%, C <sub>L</sub> = 1k $\Omega$ pullup to IOV |                                                                               | 20                              |                           | 150                             | ns           |
| Output Fall Time                            | t <sub>F</sub>                  | 70% to 30%, C <sub>L</sub> = 1k $\Omega$ pullup to IOV |                                                                               | 20                              |                           | 150                             | ns           |
| Input Setup Time                            | t <sub>SET</sub>                | I <sup>2</sup> C only (Figure 5)                       | (Note 7)                                                                      | 100                             |                           |                                 | ns           |
| Input Hold Time                             | thold                           | I <sup>2</sup> C only (Figure 5)                       | (Note 7)                                                                      | 0                               |                           |                                 | ns           |
| SWITCHING CHARACTERISTICS                   | (Note 7)                        |                                                        |                                                                               |                                 |                           |                                 |              |
|                                             |                                 | 20% to 80%, C <sub>L</sub><br>= 10pF, DCS = 1          | $V_{IOVDD} = 1.7V$ to 1.9V                                                    | 0.5                             |                           | 3.1                             |              |
| CNTL_ Output Rise-and-Fall Time             | t <sub>R</sub> , t <sub>F</sub> | (Figure 6)                                             | $V_{IOVDD} = 3.0V$ to $3.6V$                                                  | 0.3                             |                           | 2.2                             | ne           |
|                                             |                                 | 20% to 80%, C <sub>L</sub><br>= 5pF, DCS = 0           | $V_{IOVDD} = 1.7V$ to 1.9V                                                    | 0.6                             |                           | 3.8                             | ns           |
|                                             |                                 | (Figure 6)                                             | $V_{IOVDD} = 3.0V$ to $3.6V$                                                  | 0.4                             |                           | 2.4                             |              |
| LVDS Output Rise Time                       | t <sub>R</sub>                  | 20% to 80%, $R_L =$                                    |                                                                               |                                 | 200                       | 350                             | ps           |
| LVDS Output Fall Time                       | t <sub>F</sub>                  | 80% to 20%, R <sub>L</sub> =                           | 100Ω (Figure 3)                                                               |                                 | 200                       | 350                             | ps           |
|                                             | <sup>t</sup> PPOSN              |                                                        | f <sub>TXCLKOUT</sub> = 12.5MHz                                               | N/7 x t <sub>CLK</sub><br>- 250 | N/7 x<br><sup>t</sup> CLK | N/7 x t <sub>CLK</sub><br>+ 250 | <<br><<br>ps |
| LVDS Output Pulse Position                  |                                 | N = 0 to 6, $t_{CLK}$ =<br>1/fTXCLKOUT_,               | f <sub>TXCLKOUT</sub> = 33MHz                                                 | N/7 x t <sub>CLK</sub><br>- 200 | N/7 x<br><sup>t</sup> CLK | N/7 x t <sub>CLK</sub><br>+ 200 |              |
|                                             |                                 | fTXCLKOUT_ =<br>104MHz<br>(Figure 7)                   | f <sub>TXCLKOUT</sub> = 78MHz                                                 | N/7 x t <sub>CLK</sub><br>- 125 | N/7 x<br>t <sub>CLK</sub> | N/7 x t <sub>CLK</sub><br>+ 125 |              |
|                                             |                                 |                                                        | f <sub>TXCLKOUT</sub> = 104MHz                                                | N/7 x t <sub>CLK</sub><br>- 100 | N/7 x<br><sup>t</sup> CLK | N/7 x t <sub>CLK</sub><br>+ 100 |              |
| LVDS Output Enable Time                     | <sup>t</sup> LVEN               | From the last bit of packet to V <sub>OS</sub> = 1     |                                                                               |                                 |                           | 100                             | μs           |
| LVDS Output Disable Time                    | <sup>t</sup> LVDS               |                                                        | From the last bit of the enable UART packet to $V_{OS} = 0V$                  |                                 |                           | 100                             | μs           |
| Deserializer Delay                          | t <sub>SD</sub>                 | Figure 8 (Note 8)                                      |                                                                               |                                 |                           | 3660                            | Bits         |
| Reverse Control-Channel Output<br>Rise Time | t <sub>R</sub>                  | No forward-channel data transmission<br>(Figure 1)     |                                                                               | 180                             |                           | 400                             | ns           |
| Reverse Control-Channel Output<br>Fall Time | t <sub>F</sub>                  | No forward-channel data transmission<br>(Figure 1)     |                                                                               | 180                             |                           | 400                             | ns           |
| Lock Time                                   | t <sub>LOCK</sub>               | Figure 9                                               |                                                                               |                                 |                           | 3.6                             | ms           |
| Power-Up Time                               | t <sub>PU</sub>                 | Figure 10                                              |                                                                               |                                 |                           | 9.4                             | ms           |

\_ Maxim Integrated Products 5

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

### AC ELECTRICAL CHARACTERISTICS\* (continued)

 $(V_{AVDD} = V_{DVDD} = 3.0V \text{ to } 3.6V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\%$  (differential),  $T_A = -40^{\circ}C$  to  $+105^{\circ}C$ , unless otherwise noted. Typical values are at  $V_{AVDD} = V_{DVDD} = V_{OVDD} = 3.3V$ ,  $T_A = +25^{\circ}C$ .)

| PARAMETER                               | SYMBOL                         | (                                                        | CONDITIONS                   | MIN    | TYP                 | MAX                 | UNITS |
|-----------------------------------------|--------------------------------|----------------------------------------------------------|------------------------------|--------|---------------------|---------------------|-------|
| I <sup>2</sup> S OUTPUT TIMING (Note 7) |                                | -<br>-                                                   |                              |        |                     |                     |       |
|                                         |                                |                                                          | f 40kl la or 44 1kl la       |        | 0.4e <sup>-3</sup>  | 0.5e <sup>-3</sup>  |       |
|                                         |                                | $t_{WS} = 1/f_{WS},$                                     | $f_{WS} = 48$ kHz or 44.1kHz |        | x t <sub>WS</sub>   | x t <sub>WS</sub>   |       |
| WS Jitter                               | +                              | rising (falling)                                         | f OckHa                      |        | 0.8e <sup>-3</sup>  | 1e <sup>-3</sup>    |       |
| WS Jiller                               | t <sub>AJ-WS</sub>             | edge to falling<br>(rising) edge                         | f <sub>WS</sub> = 96kHz      |        | x t <sub>WS</sub>   | x t <sub>WS</sub>   | ns    |
|                                         |                                | (Note 5)                                                 |                              |        | 1.6e <sup>-3</sup>  | 2e <sup>-3</sup>    | ]     |
|                                         |                                |                                                          | f <sub>WS</sub> = 192kHz     |        | x t <sub>WS</sub>   | x t <sub>WS</sub>   |       |
|                                         |                                | $t_{SCK} = 1/f_{SCK},$                                   | n <sub>WS</sub> = 16 bits,   |        | 13e <sup>-3</sup>   | 16e <sup>-3</sup>   | ns    |
|                                         | t <sub>AJ-SCK</sub>            |                                                          | $f_{WS} = 48$ kHz or 44.1kHz |        | x t <sub>SCK</sub>  | x t <sub>SCK</sub>  |       |
| SCK Jitter                              |                                |                                                          | n <sub>WS</sub> = 24 bits,   |        | 39e <sup>-3</sup>   | 48e <sup>-3</sup>   |       |
| SCR JILLEI                              |                                | rising edge to<br>rising edge                            | = $=$ $1  I/V = 96  Hz$      |        | x t <sub>SCK</sub>  | x t <sub>SCK</sub>  |       |
|                                         |                                | $n_{WS} = 32 \text{ bits},$<br>$f_{WS} = 192 \text{kHz}$ |                              | 0.1    | 0.13                | 1                   |       |
|                                         |                                |                                                          | $f_{WS} = 192 \text{kHz}$    |        | x t <sub>SCK</sub>  | x t <sub>SCK</sub>  |       |
| Audio Skew Relative to Video            | t <sub>ASK</sub>               | Video and audio                                          | o synchronized               |        | 3 x t <sub>WS</sub> | 4 x t <sub>WS</sub> | μs    |
|                                         |                                | 000/ 1 000/                                              | $C_{L} = 10 pF, DCS = 1$     | 0.3    |                     | 3.1                 |       |
| SCK, SD, WS Rise-and-Fall Time          | t <sub>R,</sub> t <sub>F</sub> | 20% to 80%                                               | $C_L = 5pF, DCS = 0$         | 0.4    |                     | 3.8                 | ns    |
|                                         |                                | + +/( //                                                 |                              | 0.35 x | 0.5 x               |                     |       |
| SD, WS Valid Time Before SCK            | t <sub>DVB</sub>               | $t_{SCK} = 1/f_{SCK}$ (F                                 | -igure i i)                  | tSCK   | t <sub>SCK</sub>    |                     | ns    |
|                                         |                                | + 4/6 /1                                                 |                              | 0.35 x | 0.5 x               |                     |       |
| SD, WS Valid Time After SCK             | t <sub>DVA</sub>               | $t_{SCK} = 1/f_{SCK}$ (F                                 | -igure i i)                  | tSCK   | t <sub>SCK</sub>    |                     | ns    |

**Note 2:** Minimum I<sub>IN</sub> due to voltage drop across the internal pullup resistor.

Note 3: To provide a midlevel, leave the input unconnected, or, if driven, put driver in high impedance. High-impedance leakage current must be less than ±10μA.

Note 4: HDCP enabled.

Note 5: Tested terminal to all grounds.

**Note 6:** Tested terminal to AGND.

Note 7: Guaranteed by design and not production tested.

Note 8: Measured in CML bit times. Bit time =  $1/(30 \times f_{TXCLKOUT})$  for BWS = GND. Bit time =  $1/(40 \times f_{TXCLKOUT})$  for V<sub>BWS</sub> = V<sub>IOVDD</sub>.

\_ Maxim Integrated Products 6

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

( $V_{AVDD} = V_{DVDD} = V_{IOVDD} = 3.3V$ ,  $T_A = +25^{\circ}C$ , unless otherwise noted.) **OUTPUT POWER SPECTRUM TOTAL SUPPLY CURRENT TOTAL SUPPLY CURRENT** vs. TXCLKOUT FREQUENCY vs. TXCLKOUT FREQUENCY vs. TXCLKOUT FREQUENCY (VARIOUS SPREAD) (3-CHANNEL MODE) (4-CHANNEL MODE) 220 210 10 PRBS PATTERN, HDCP ON PRBS PATTERN, HDCP ON ftxclkout\_ = 33MHz 0 210 ALL EQUALIZER MODES 200 ALL EQUALIZER MODES OUTPUT POWER SPECTRUM (dBm) -10 (mA) 0% SPREAD ALL SPREAD MODES TOTAL SUPPLY CURRENT (mA) ALL SPREAD MODES 200 190 TOTAL SUPPLY CURRENT -20 190 -30 180 180 -40 170 -50 170 -60 160 160 -70 150 150 4% SPREAD -80 2% SPREAD 140 140 -90 5 45 65 85 105 5 20 35 50 65 80 30.5 31.5 32.5 33.5 34.5 35.5 25 TXCLKOUT\_ FREQUENCY (MHz) TXCLKOUT\_ FREQUENCY (MHz) TXCLKOUT\_ FREQUENCY (MHz) **OUTPUT POWER SPECTRUM** MAXIMUM TXCLKOUT FREQUENCY vs. ADDITIONAL DIFFERENTIAL CL vs. TXCLKOUT\_ FREQUENCY MAXIMUM TXCLKOUT\_ FREQUENCY (VARIOUS SPREAD) vs. STP CABLE LENGTH (BER < 10-9) (BER < 10-9) 0 120 120 10m STP CABLE fTXCLKOUT\_ = 66MHz MAXIMUM TXCLKOUT\_ FREQUENCY (MHz) MAXIMUM TXCLKOUT\_ FREQUENCY (MHz) -10 100 100 OUTPUT POWER SPECTRUM (dBm 0% SPREAD -20 OPTIMUM -30 OPTIMUM 80 80 PE/EQ SETTINGS PE/EQ SETTINGS -40 60 60 NO PE, 10.7dB -50 EQUALIZATION NO PE, 10.7dB -60 40 40 EQUALIZATION NO PE, 5.2dB EQUALIZATION NO PE, 5.2dB EQUALIZATION -70 20 20 BER CAN BE AS LOW AS 10-12 BER CAN BE AS LOW AS 10-12 FOR -80 2% SPREAD 4% SPREAD FOR CABLE LENGTHS LESS THAN 10m CL < 4pF FOR OPTIMUM PE/EQ SETTINGS -90 0 0 61 67 69 71 0 5 10 15 20 0 4 6 8 10 63 65 2 TXCLKOUT\_ FREQUENCY (MHz) STP CABLE LENGTH (m) ADDITIONAL DIFFERENTIAL LOAD CAPACITANCE (pF)

**Typical Operating Characteristics** 

### HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

**Pin Configuration** 



### **Pin Description**

| PIN                  | NAME     | FUNCTION                                                                                                                                                                                                                                                                                   |
|----------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                    | BWS      | Bus-Width Select. BWS requires external pulldown or pullup resistor. Set BWS = low for 3-channel mode. Set BWS = high for 4-channel mode.                                                                                                                                                  |
| 2                    | INT      | Interrupt Input. INT requires external pullup or pulldown resistor. A transition on the deserializer's INT input toggles the GMSL serializer's INT output.                                                                                                                                 |
| 3                    | CDS      | Control Direction Selection. Control link direction selection input requires external pulldown or pullup resistor. Set CDS = high for UART connection of a $\mu$ C as control-channel master. Set CDS = low for peripheral connection as a control-channel I <sup>2</sup> C or UART slave. |
| 4                    | GPIO0    | General-Purpose I/O 0. Open-drain GPIO with internal $60k\Omega$ pullup resistor to IOVDD. GPIO0 is high impedance during power-up and when $\overline{PWDN}$ = low.                                                                                                                       |
| 5, 23, 32,<br>47     | AVDD     | 3.3V Analog Power Supply. Bypass AVDD to AGND with 0.1 $\mu$ F and 0.001 $\mu$ F capacitors as close as possible to the device with the smaller capacitor closest to AVDD.                                                                                                                 |
| 6, 7                 | IN+, IN- | Differential CML Input +/ Differential inputs of the serial link.                                                                                                                                                                                                                          |
| 8, 24, 31,<br>37, 48 | AGND     | Analog Ground                                                                                                                                                                                                                                                                              |

Maxim Integrated Products 8

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

| PIN                      | NAME                    | FUNCTION                                                                                                                                                                                                                                                                                                                                                            |
|--------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9                        | EQS                     | Equalizer Select Input. EQS requires external pulldown or pullup resistor. The state of EQS latches upon power-up or when resuming from power-down mode ( $\overline{PWDN}$ = low). Set EQS = low for 10.7dB equalizer boost (EQTUNE = 1001). Set EQS = high for 5.2dB equalizer boost (EQTUNE = 0100).                                                             |
| 10                       | GPIO1                   | General-Purpose I/O 1. Open-drain GPIO with an internal $60k\Omega$ pullup resistor to IOVDD. GPIO1 is high impedance during power-up and when $\overline{PWDN} = low$ .                                                                                                                                                                                            |
| 11                       | DVDD                    | 3.3V Digital Power Supply. Bypass DVDD to DGND with 0.1µF and 0.001µF capacitors as close as possible to the device with the smaller capacitor closest to DVDD.                                                                                                                                                                                                     |
| 12, 22, 38               | GND                     | Digital and I/O Ground                                                                                                                                                                                                                                                                                                                                              |
| 13                       | RX/SDA                  | Receive/Serial Data. UART receive or I <sup>2</sup> C serial-data input/output with internal 30k $\Omega$ pullup to IOVDD. In UART mode, RX/SDA is the Rx input of the deserializer's UART. In I <sup>2</sup> C mode, RX/SDA is the SDA input/output of the deserializer's I <sup>2</sup> C master. RX/SDA has an open-drain driver and requires a pullup resistor. |
| 14                       | TX/SCL                  | Transmit/Serial Clock. UART transmit or I <sup>2</sup> C serial-clock output with internal 30k $\Omega$ pullup to IOVDD. In UART mode, TX/SCL is the Tx output of the deserializer's UART. In I <sup>2</sup> C mode, TX/SCL is the SCL output of the deserializer's I <sup>2</sup> C master. TX/SCL is an open-drain driver and requires a pullup resistor.         |
| 15                       | PWDN                    | Active-Low, Power-Down Input. PWDN requires external pulldown or pullup resistor.                                                                                                                                                                                                                                                                                   |
| 16                       | WS                      | I <sup>2</sup> S Word-Select Output                                                                                                                                                                                                                                                                                                                                 |
| 17                       | SCK                     | I <sup>2</sup> S Serial-Clock Output                                                                                                                                                                                                                                                                                                                                |
| 18                       | SD/CNTL0                | I <sup>2</sup> S Serial-Data Output/Control Output 0. Disable I <sup>2</sup> S to use SD/CNTL0 as an additional control output. SD/CNTL0 is encrypted when HDCP is enabled.                                                                                                                                                                                         |
| 19                       | CNTL1                   | Control Output 1. CNTL1 is active in 3-channel mode and remains low. To use CNTL1, set BWS = high (4-channel mode) and set DISCNTL = 0. CNTL1 is mapped from DOUT27. CNTL1 is not encrypted when HDCP is enabled (see Table 3).                                                                                                                                     |
| 20                       | CNTL2/MCLK              | Control Output 2/Data Output 28/MCLK. CNTL2/MCLK is not active in 3-channel mode and remains low. To use CNTL2/MCLK, set BWS = high (4-channel mode). CNTL2/MCLK is not encrypted when HDCP is enabled (see Table 3). CNTL2/MCLK can be used to output MCLK (see the <i>Additional MCLK Output for Audio Applications</i> section).                                 |
| 21, 39                   | IOVDD                   | I/O Supply Voltage. 1.8V to 3.3V logic I/O power supply. Bypass IOVDD to GND with 0.1 $\mu$ F and 0.001 $\mu$ F capacitors as close as possible to the device with the smaller capacitor closest to IOVDD.                                                                                                                                                          |
| 25, 26, 29,<br>30, 33–36 | TXOUT_+,<br>TXOUT       | Differential LVDS Data Outputs. Set BWS = low (3-channel mode) to use TXOUT0_ to TXOUT2 Set BWS = high (4-channel mode) to use TXOUT0_ to TXOUT3                                                                                                                                                                                                                    |
| 27, 28                   | TXCLKOUT+,<br>TXCLKOUT- | Differential LVDS Output for the LVDS Clock                                                                                                                                                                                                                                                                                                                         |
| 40                       | ADD0                    | Address Selection Input 0. Three-level input to select the deserializer's device address (see Table 2). The state of ADD0 latches upon power-up or when resuming from power-down mode (PWDN = low).                                                                                                                                                                 |

### **Pin Description (continued)**



\_\_\_ Maxim Integrated Products 9

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

| PIN | NAME | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 41  | ADD1 | Address Selection Input 1. Three-level input to select the deserializer's device address (see Table 2). The state of ADD1 latches upon power-up or when resuming from power-down mode ( $\overline{PWDN} = low$ ).                                                                                                                                                                                                                        |
| 42  | LOCK | Open-Drain Lock Output with Internal $60k\Omega$ Pullup to IOVDD. LOCK = high indicates that PLLs are locked with correct serial-word-boundary alignment. LOCK = low indicates that PLLs are not locked or an incorrect serial-word-boundary alignment. LOCK remains low when the configuration link is active. LOCK is high impedance when $\overline{PWDN}$ = low. LOCK is an open-drain driver and requires a pullup resistor.         |
| 43  | ERR  | Active-Low, Open-Drain Video Data Error Output with Internal $60k\Omega$ Pullup to IOVDD.<br>ERR goes low when the number of decoding errors during normal operation exceeds a<br>programmed error threshold, or when at least one PRBS error is detected during a PRBS test.<br>ERR is high impedance when $\overline{PWDN} = low$ . ERR is an open-drain driver and requires a pullup<br>resistor.                                      |
| 44  | MS   | Mode Select. Control-channel mode-selection input requires external pulldown or pullup resistor. MS sets the control-link mode when CDS = high (see the <i>Control Channel and Register Programming</i> section). MS sets autostart mode when CDS = low (see Table 9).                                                                                                                                                                    |
| 45  | SSEN | Spread-Spectrum Enable Input. Serial link spread-spectrum enable input requires external pulldown or pullup resistor. The state of SSEN latches upon power-up or when resuming from power-down mode ( $\overline{PWDN} = low$ ). Set SSEN = high for ±2% spread spectrum on the LVDS and control outputs. Set SSEN = low to use the LVDS and control outputs without spread spectrum.                                                     |
| 46  | DRS  | Data-Rate Select. Data-rate range-selection input requires external pulldown or pullup resistor. The state of DRS latches upon power-up or when resuming from power-down mode (PWDN = low). Set DRS = high for TXCLKOUT_ frequencies of 8.33MHz to 16.66MHz (3-channel mode) or 6.25MHz to 12.5MHz (4-channel mode). Set DRS = low for TXCLKOUT_ frequencies of 16.66MHz to 104MHz (3-channel mode) or 12.5MHz to 78MHz (4-channel mode). |
| _   | EP   | Exposed Pad. EP is internally connected to AGND. <b>MUST</b> externally connect EP to the AGND plane for proper thermal and electrical performance.                                                                                                                                                                                                                                                                                       |

**Pin Description (continued)** 



## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

**Functional Diagram** 



## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface



Figure 1. Reverse Control-Channel Output Parameters





## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface



Figure 3. LVDS Output Parameters









## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface



Figure 6. Single-Ended Output High and Low Times



Figure 7. LVDS Output Pulse Position Measurement



Figure 8. Deserializer Delay



Figure 9. Lock Time







Figure 11. Output I<sup>2</sup>S Timing Parameters

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

### **Detailed Description**

The MAX9266 GMSL deserializer with LVDS interface utilizes Maxim's gigabit multimedia serial link (GMSL) technology and high-bandwidth digital content protection (HDCP). When HDCP is enabled, the deserializer decrypts video and audio data on the serial link. The deserializer is backward compatible with the MAX9268 LVDS output deserializer.

The deserializer has a maximum serial payload data rate of 2.5Gbps for 15m or more of shielded twisted-pair (STP) cable. The deserializer operates up to a maximum input clock of 104MHz for 3-channel mode, or 78MHz for 4-channel mode, respectively. This serial link supports a wide range of display panels from QVGA (320 x 240) to WXGA (1280 x 800) and higher with 24-bit color.

The 3-channel mode handles three lanes of LVDS data (21 bits), UART control signals, and three audio signals. The 4-channel mode handles four lanes of LVDS data (28 bits), UART control signals, three audio signals, and auxiliary control outputs. The audio outputs form a standard I<sup>2</sup>S interface, supporting 8kHz to 192kHz sample rates and audio word lengths of 4 to 32 bits. The embedded control channel forms a full-duplex, differential 9.6kbps to 1Mbps UART link between the serializer and the dese-

rializer for HDCP-related control operations. In addition, the control channel enables electronic control unit (ECU) or microcontroller ( $\mu$ C) control of peripherals on the remote side, such as backlight control, grayscale gamma correction, camera module, and touch screen. An ECU/  $\mu$ C can be located on the serializer side of the link (typical for video display), on the deserializer side of the link (typical for image sensing), or on both sides. Base-mode communication with peripherals uses either I<sup>2</sup>C or the GMSL UART format. A bypass mode enables full-duplex communication using a user-defined UART format.

The GMSL serializer pre/deemphasis, along with the deserializer channel equalizer, extends the link length and enhances the link reliability. Spread spectrum is available to reduce EMI on the LVDS and control outputs. The serial inputs comply with ISO 10605 and IEC 61000-4-2 ESD protection standards.

#### **Register Mapping**

The  $\mu$ C configures various operating conditions of the GMSL serializer and the deserializer through internal registers. Table 1 lists the default register values. The device addresses are stored in registers 0x00 and 0x01 of both the GMSL serializer and the deserializer. Write to registers 0x00 and 0x01 in both devices to change the device address of the GMSL serializer or the deserializer.

| REGISTER<br>ADDRESS<br>(hex) | POWER-UP<br>DEFAULT<br>(hex)                               | POWER-UP DEFAULT SETTINGS<br>(MSB FIRST)                                                                                                                                                                                                                                                        |
|------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x00                         | 0x40, 0x44, 0x48,<br>0x80, 0x84, 0x88,<br>0xC0, 0xC4, 0xC8 | SERID = XX00XX0, serializer device address is determined by ADD1 and ADD0 (Table 2) RESERVED = $0$                                                                                                                                                                                              |
| 0x01                         | 0x50, 0x54, 0x58,<br>0x90, 0x94, 0x98,<br>0xD0, 0xD4, 0xD8 | DESID = XX01XX0, deserializer device address is determined by ADD1 and ADD0 (Table 2)<br>CFGBLOCK = 0, registers 0x00 to 0x1F are read/write                                                                                                                                                    |
| 0x02                         | 0x1F or 0x5F                                               | SS = 00 (SSEN = low), SS = 01 (SSEN = high), spread-spectrum settings depend on SSEN<br>pin state at power-up<br>RESERVED = 0<br>AUDIOEN = 1, I <sup>2</sup> S channel enabled<br>PRNG = 11, automatically detect the pixel clock range<br>SRNG = 11, automatically detect the serial-data rate |
| 0x03                         | 0x00                                                       | AUTOFM = 00, calibrate spread-modulation rate only once after locking<br>RESERVED = 0<br>SDIV = 00000, autocalibrate sawtooth divider                                                                                                                                                           |

### Table 1. Power-Up Default Register Map (see Tables 16 and 17)



## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

### Table 1. Power-Up Default Register Map (see <u>Tables 16</u> and <u>17</u>) (continued)

| REGISTER<br>ADDRESS<br>(hex) | POWER-UP<br>DEFAULT<br>(hex) | POWER-UP DEFAULT SETTINGS<br>(MSB FIRST)                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x04                         | 0x03, 0x13, 0x43,<br>0x53    | LOCKED = 0, LOCK output is low (read only)<br>OUTENB = 0 (ENABLE = low), OUTENB = 1 (ENABLE = high), OUTENB default depends on<br>ENABLE pin state at power-up<br>PRBSEN = 0, PRBS test disabled<br>SLEEP = 0 or 1, SLEEP setting default depends on CDS and MS pin state at power-up (see<br>the <i>Link Startup Procedure</i> section)<br>INTTYPE = 00, base mode uses I <sup>2</sup> C<br>REVCCEN = 1, reverse control channel active (sending)<br>FWDCCEN = 1, forward control channel active (receiving) |
| 0x05                         | 0x24 or 0x29                 | I2CMETHOD = 0, I <sup>2</sup> C master sends the register address<br>HPFTUNE = 01, 3.75MHz equalizer highpass cutoff frequency<br>PDHF = 0, high-frequency boosting disabled<br>EQTUNE = 0100 (EQS = high, 5.2dB), EQTUNE = 1001 (EQS = low, 10.7dB), EQTUNE<br>default setting depends on EQS pin state at power-up                                                                                                                                                                                          |
| 0x06                         | 0x0F                         | RESERVED = 0, outputs are staggered<br>AUTORST = 0, error registers/output autoreset disabled<br>DISINT = 0, INT transmission enabled<br>INT = 0, INT output is low (read only)<br>GPIO1OUT = 1, GPIO1 output set to high<br>GPIO1 = 1, GPIO1 input = high (read only)<br>GPIO0OUT = 1, GPIO0 output set to high<br>GPIO0 = 1, GPIO0 input = high (read only)                                                                                                                                                 |
| 0x07                         | 0x54                         | RESERVED = 01010100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0x08                         | 0x30                         | RESERVED = 001100<br>DISVSFILT = 0, VSYNC glitch filter active<br>DISHSFILT = 0, HSYNC glitch filter active                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0x09                         | 0xC8                         | RESERVED = 11001000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0x0A                         | 0x12                         | RESERVED = 00010010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0x0B                         | 0x20                         | RESERVED = 00100000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0x0C                         | 0x00                         | ERRTHR = 00000000, error threshold set to zero for decoding errors                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0x0D                         | 0x00<br>(read only)          | DECERR = 00000000, zero decoding errors detected                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0x0E                         | 0x00<br>(read only)          | PRBSERR = 00000000, zero PRBS errors detected                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0x12                         | 0x00                         | MCLKSRC = 0, MCLK is derived from TXCLKOUT_ (see Table 5)<br>MCLKDIV = 0000000, MCLK output is disabled                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0x13                         | 0x10                         | RESERVED = 00010000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

### Table 1. Power-Up Default Register Map (see <u>Tables 16</u> and <u>17</u>) (continued)

| REGISTER<br>ADDRESS<br>(hex) | POWER-UP<br>DEFAULT<br>(hex)          | POWER-UP DEFAULT SETTINGS<br>(MSB FIRST)                                                                                                                                                                                                                                                                  |  |
|------------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0x14                         | 0x09                                  | INVVSYNC = 0, deserializer does not invert VSYNC<br>INVHSYNC = 0, deserializer does not invert HSYNC<br>FORCELVDS = 0, normal LVDS operation<br>DCS = 0, normal CMOS driver current<br>DISCNTL = 1, CNTL1 forced low<br>DISRES = 0, serial-data bit 27 is mapped to RES<br>ILVDS = 01, 3.5mA LVDS current |  |
| 0x1E                         | 0x08<br>(read only)                   | ID = 00001000, device ID is 0x08                                                                                                                                                                                                                                                                          |  |
| 0x1F                         | 0x1X<br>(read only)                   | RESERVED = 000<br>CAPS = 1, HDCP capable<br>REVISION = XXXX                                                                                                                                                                                                                                               |  |
| 0x80 to<br>0x84              | 0xXXXXXXXXXXX<br>(read only)          | BKSV = 0xXXXXXXXXX, HDCP receiver KSV is 0xXXXXXXXXXXX                                                                                                                                                                                                                                                    |  |
| 0x85, 0x86                   | 0xXXXX<br>(read only)                 | RI' = 0xXXXX, RI' of the transmitter is 0xXXXX                                                                                                                                                                                                                                                            |  |
| 0x87                         | 0xXX<br>(read only)                   | PJ' = 0xXXXX, PJ' of the transmitter is $0xXX$                                                                                                                                                                                                                                                            |  |
| 0x88 to<br>0x8F              | 0x00000000<br>00000000                | AN = 000000000000000, session random number is 00000000000000000                                                                                                                                                                                                                                          |  |
| 0x90 to<br>0x94              | 0x00000000<br>00000000                | AKSV = 0x0000000000, HDCP transmitter KSV is 0x00000000000000000                                                                                                                                                                                                                                          |  |
| 0x95                         | 0x00                                  | PD_HDCP = 0, HDCP circuits powered up<br>RESERVED = 000<br>GPIO1_FUNCTION = 0, normal GPIO1 function<br>GPIO0_FUNCTION = 0, normal GPIO0 function<br>AUTH_STARTED = 0, HDCP authentication not started<br>ENCRYPTION_ENABLE = 0, HDCP encryption disabled                                                 |  |
| 0x96                         | 0x00                                  | RESERVED = 000000<br>NEW_DEV_CONN = 0, no new devices connected<br>KSV_LIST_READY = 0, KSV list is not ready                                                                                                                                                                                              |  |
| 0x97                         | 0×00                                  | RESERVED = 0000000<br>REPEATER = 0, HDCP receiver is not a repeater                                                                                                                                                                                                                                       |  |
| 0x98 to<br>0x9F              | 0x00000000<br>00000000<br>(read only) | RESERVED = 0x0000000000000000000000000000000000                                                                                                                                                                                                                                                           |  |
| 0xA0 to<br>0xA3              | 0xXXXXXXXXX<br>(read only)            | H0 part of SHA-1 hash value is 0xXXXXXXX                                                                                                                                                                                                                                                                  |  |
| 0xA04 to<br>0xA7             | 0xXXXXXXXXX<br>(read only)            | H1 part of SHA-1 hash value is 0xXXXXXXX                                                                                                                                                                                                                                                                  |  |

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

### Table 1. Power-Up Default Register Map (see <u>Tables 16</u> and <u>17</u>) (continued)

| REGISTER<br>ADDRESS<br>(hex) | POWER-UP<br>DEFAULT<br>(hex) | POWER-UP DEFAULT SETTINGS<br>(MSB FIRST)                                                                                                |
|------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 0xA8 to<br>0xAB              | 0xXXXXXXXXX<br>(read only)   | H2 part of SHA-1 hash value is 0xXXXXXXX                                                                                                |
| 0xAC to<br>0xAF              | 0xXXXXXXXXX<br>(read only)   | H3 part of SHA-1 hash value is 0xXXXXXXX                                                                                                |
| 0xB0 to<br>0xB3              | 0xXXXXXXXXX<br>(read only)   | H4 part of SHA-1 hash value is 0xXXXXXXX                                                                                                |
| 0xB4                         | 0x00                         | Reserved = 0000<br>MAX_CASCADE_EXCEEDED = 0, seven or fewer cascaded HDCP devices attached<br>DEPTH = 000, device cascade depth is zero |
| 0xB5                         | 0x00                         | MAX_DEVS_EXCEEDED = 0, 14 or fewer HDCP devices attached<br>DEVICE_COUNT = 0000000, zero attached devices                               |
| 0xB6                         | 0x00                         | GPMEM = 00000000, 0x00 stored in general-purpose memory                                                                                 |
| 0xB7 to<br>0xB9              | 0x000000<br>(read only)      | Reserved = 0x000000                                                                                                                     |
| 0xBA to<br>0xFF              | All zero                     | KSV_LIST = all zero, no KSVs stored                                                                                                     |

X = Indeterminate.

### Table 2. Device Address Defaults (Register 0x00, 0x01)

| PI   | IN   |    | DEVICE ADDRESS<br>(bin) |    |    |    |    |    |     | SERIALIZER<br>DEVICE | DESERIALIZER<br>DEVICE |
|------|------|----|-------------------------|----|----|----|----|----|-----|----------------------|------------------------|
| ADD1 | ADD0 | D7 | D6                      | D5 | D4 | D3 | D2 | D1 | D0  | ADDRESS<br>(hex)     | ADDRESS<br>(hex)       |
| Low  | Low  | 1  | 0                       | 0  | X* | 0  | 0  | 0  | R/W | 80                   | 90                     |
| Low  | High | 1  | 0                       | 0  | X* | 0  | 1  | 0  | R/W | 84                   | 94                     |
| Low  | Open | 1  | 0                       | 0  | X* | 1  | 0  | 0  | R/W | 88                   | 98                     |
| High | Low  | 1  | 1                       | 0  | X* | 0  | 0  | 0  | R/W | CO                   | D0                     |
| High | High | 1  | 1                       | 0  | X* | 0  | 1  | 0  | R/W | C4                   | D4                     |
| High | Open | 1  | 1                       | 0  | X* | 1  | 0  | 0  | R/W | C8                   | D8                     |
| Open | Low  | 0  | 1                       | 0  | X* | 0  | 0  | 0  | R/W | 40                   | 50                     |
| Open | High | 0  | 1                       | 0  | X* | 0  | 1  | 0  | R/W | 44                   | 54                     |
| Open | Open | 0  | 1                       | 0  | Χ* | 1  | 0  | 0  | R/W | 48                   | 58                     |

X = 0 for the serializer address, X = 1 for the deserializer address.

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

**HDCP Bitmapping and Bus-Width Selection** The LVDS output has two selectable widths: 3-channel and 4-channel. Serial data is mapped to outputs on the deserializer according to Figure 12 and Figure 13. In 3-channel mode, TXOUT3\_ and CNTL1, CNTL2/MCLK are not available. For both modes, the SD/CNTL0, SCK, and WS pins are for I<sup>2</sup>S audio when audio is enabled. With audio disabled, SD/CNTL0 becomes control signal CNTL0. The deserializer outputs 8.33MHz to 104MHz clock rates for 3-channel mode and 6.25MHz to 78MHz for 4-channel mode Table 3 lists the HDCP bit mapping for the LVDS interface output. DOUT18 and DOUT19 are reserved for HSYNC and VSYNC, respectively. The deserializer has HDCP decryption on DOUT[17:0] and the I<sup>2</sup>S output. 4-channel mode has additional HDCP decryption on DOUT[26:21]. DOUT[28:27] and DOUT[20:18] do not have HDCP decryption. SD, when used as an additional data output (AUDIOEN = 0), also does not have HDCP decryption.

|             | 3                       | -CHANNEL MODI<br>(BWS = LOW)    | E                                  | 4-CHANNEL MODE<br>(BWS = HIGH) |                                 |                                    |  |
|-------------|-------------------------|---------------------------------|------------------------------------|--------------------------------|---------------------------------|------------------------------------|--|
| OUTPUT BITS | TYPICAL BIT-<br>MAPPING | AUXILIARY<br>SIGNALS<br>MAPPING | HDCP DE-<br>CRYPTION<br>CAPABILITY | TYPICAL BIT-<br>MAPPING        | AUXILIARY<br>SIGNALS<br>MAPPING | HDCP DE-<br>CRYPTION<br>CAPABILITY |  |
| DOUT[0:5]   | R[0:5]                  |                                 | Yes                                | R[0:5]                         |                                 | Yes                                |  |
| DOUT[6:11]  | G[0:5]                  |                                 | Yes                                | G[0:5]                         | _                               | Yes                                |  |
| DOUT[12:17] | B[0:5]                  | —                               | Yes                                | B[0:5]                         | _                               | Yes                                |  |
| DOUT[18:20] | HS, VS, DE              |                                 | No                                 | HS, VS, DE                     | _                               | No                                 |  |
| DOUT[21:22] | Not available           | _                               | —                                  | R6, R7                         | _                               | Yes                                |  |
| DOUT[23:24] | Not available           |                                 | —                                  | G6, G7                         | _                               | Yes                                |  |
| DOUT[25:26] | Not available           | _                               | _                                  | B6, B7                         | _                               | Yes                                |  |
| DOUT27      | Not available           | Not available                   |                                    | RES*                           | CNTL1*                          | No                                 |  |
| DOUT28      |                         | Not available                   |                                    | _                              | CNTL2                           | No                                 |  |
| SD          |                         | SD/CNTL0                        | l <sup>2</sup> S**                 |                                | SD/CNTL0                        | l2S**                              |  |

### Table 3. LVDS, HDCP Mapping and Bus-Width Selection (See Figures 12 and 13)

\*See the Reserved Bit (RES)/CNTL1 section for details.

\*\*HDCP decryption on SD when used as an I<sup>2</sup>S signal.

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface



Figure 12. LVDS Output Timing



Figure 13. Typical Panel Clock and Bit Assignment

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

#### Serial Link Signaling and Data Format

The GMSL serializer uses CML signaling with programmable pre/deemphasis and AC-coupling. The deserializer uses AC-coupling and programmable channel equalization. Together, the GMSL link can operate at full speed over STP cable lengths to 15m or more.

The GMSL serializer scrambles and encodes the input data and sends the 8b/10b coded signal through the serial link. The deserializer recovers the embedded serial

clock and then samples, decodes, and descrambles before outputting the data. Figure 14 and 15 show the serial-data packet format after unscrambling and 8b/10b decoding. In 3-channel or 4-channel mode, 21 or 29 bits map to the high-speed output. The audio channel bit (ACB) contains an encoded audio signal derived from the three I<sup>2</sup>S signals (SD, SCK, and WS). The forward control-channel (FCC) bit carries the forward control data. The last bit (PCB) is the parity bit of the previous 23 or 31 bits.



Figure 14. 3-Channel Mode Serial Link Data Format



Figure 15. 4-Channel Mode Serial Link Data Format

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

#### **Reverse Control Channel**

The GMSL serializer uses the reverse control channel to receive I<sup>2</sup>C/UART and interrupt signals from the deserializer in the opposite direction of the video stream. The reverse control channel and forward video data coexist on the same twisted pair forming a bidirectional link. The reverse control channel operates independently from the forward control channel. The reverse control channel is available 500µs after power-up. The GMSL serializer temporarily disables the reverse control channel for 350µs after starting/stopping the forward serial link.

#### **Reserved Bit (RES)/CNTL1**

In 4-channel mode, the deserializer by default deserializes serial data bit 27 to RES (DISRES = 0) while CNTL is forced low (DISCNTL = 1). Setting DISRES (D2 of register 0x14) = 1 forces RES low. Setting DISCNTL1 (D3 of register 0x14) = 0 maps data bit 27 to CNTL1.

#### **Data-Rate Selection**

The deserializer uses the DRS input to set the TXCLKOUT\_ frequency range. Set DRS high for a 6.25MHz to 12.5MHz TXCLKOUT\_ frequency range (4-channel mode) or 8.33MHz to 16.66MHz (3-channel mode). Set DRS low for normal operation with a 12.5MHz to 78MHz TXCLKOUT\_ frequency range (4-channel mode) or 16.66MHz to 104MHz (3-channel mode).

#### Audio Channel

The I<sup>2</sup>S audio channel supports 8kHz to 192kHz audio sampling rates and audio word lengths from 4 bits to 32 bits. The audio bit clock (SCK) does not have to be synchronized with TXCLKOUT\_. The GMSL serial-

izer automatically encodes audio data into a single bit stream synchronous with TXCLKOUT\_. The deserializer decodes the audio stream and stores audio words in a FIFO. Audio rate detection uses an internal oscillator to continuously determine the audio data rate and output the audio in I<sup>2</sup>S format. The audio channel is enabled by default. When the audio channel is disabled, the SD/CNTL0 on the GMSL serializer and deserializer is treated as an additional control signal (CNTL0).

Since the audio data sent through the serial link is synchronized with TXCLKOUT\_, low TXCLKOUT\_ frequencies limit the maximum audio sampling rate. <u>Table 4</u> lists the maximum audio sampling rate for various TXCLKOUT\_ frequencies. Spread-spectrum settings do not affect the I<sup>2</sup>S data rate or WS clock frequency.

#### Additional MCLK Output for Audio Applications

Some audio DACs, such as the MAX9850, do not require a synchronous main clock (MCLK), while other DACs require MCLK to be a specific multiple of WS. If an audio DAC chip needs the MCLK to be a multiple of WS, use an external PLL to regenerate the required MCLK from TXCLKOUT\_ or SCK.

For audio applications that cannot use TXCLKOUT\_ directly, the deserializer provides a divided MCLK output on CNTL2/MCLK at the expense of one less control line in 4-channel mode. By default, CNTL2/MCLK operates as a control data output and MCLK is turned off. Set MCLKDIV (deserializer register 0x12, D[6:0]) to a nonzero value to enable the MCLK output. Set MCLKDIV to 0x00 to disable MCLK and set CNTL2/MCLK as a control output.

| WORD<br>LENGTH<br>(BITS) |       | (DRS = | FREQUENCY<br>= LOW)<br>Hz) |       | TXCLKOUT_ FREQUENCY<br>(DRS = HIGH)<br>(MHz) |       |       |       |
|--------------------------|-------|--------|----------------------------|-------|----------------------------------------------|-------|-------|-------|
| (5110)                   | 12.5  | 15     | 16.6                       | > 20  | 6.25                                         | 7.5   | 8.33  | > 10  |
| 8                        | > 192 | > 192  | > 192                      | > 192 | > 192                                        | > 192 | > 192 | > 192 |
| 16                       | > 192 | > 192  | > 192                      | > 192 | > 192                                        | > 192 | > 192 | > 192 |
| 18                       | 185.5 | > 192  | > 192                      | > 192 | 185.5                                        | > 192 | > 192 | > 192 |
| 20                       | 174.6 | > 192  | > 192                      | > 192 | 174.6                                        | > 192 | > 192 | > 192 |
| 24                       | 152.2 | 182.7  | > 192                      | > 192 | 152.2                                        | 182.7 | > 192 | > 192 |
| 32                       | 123.7 | 148.4  | 164.3                      | > 192 | 123.7                                        | 148.4 | 164.3 | > 192 |

### Table 4. Maximum Audio WS Frequency (kHz) for Various TXCLKOUT\_ Frequencies

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

The output MCLK frequency is:

$$f_{MCLK} = \frac{f_{SRC}}{MCLKDIV}$$

where:

fSRC is the MCLK source frequency (see Table 5)

MCLKDIV is the divider ratio from 1 to 127

Choose MCLKDIV values so that  $f_{MCLK}$  is not greater than 60MHz. MCLK frequencies derived from TXCLKOUT\_ (MCLKSRC = 0) are not affected by spread-spectrum settings in the deserializer. Enabling spread spectrum into MCLK. Spread-spectrum settings of either device do not affect MCLK frequencies derived from the internal oscillator. The internal oscillator frequency ranges from 100MHz to 150MHz over all process corners and operating conditions.

#### **Control Channel and Register Programming**

The control channel is available for the  $\mu$ C to send and receive control data over the serial link simultaneously with the high-speed data. Configuring the CDS pin allows the  $\mu$ C to control the link from either the GMSL serializer or the deserializer side to support video-display or image-sensing applications. The control channel between the  $\mu$ C and GMSL serializer or deserializer runs in base mode or bypass mode according to the modeselection (MS) input of the device connected to the  $\mu$ C. Base mode is a half-duplex control channel and bypass mode is a full-duplex control channel.

#### Base Mode

In base mode, the  $\mu$ C accesses the core and HDCP registers of the GMSL serializer and deserializer using the GMSL UART protocol. The  $\mu$ C can also program I<sup>2</sup>C peripherals on the remote side by sending UART packets that are converted to I<sup>2</sup>C on the remote side of the link. The  $\mu$ C communicates with a UART peripheral in base mode (through INTTYPE register settings), using the half-duplex default GMSL UART protocol. The device addresses of the GMSL serializer and deserializer in base mode are programmable. The default value is determined by the pin settings of ADD0 and ADD1 (see Table 2).

When the peripheral interface is I<sup>2</sup>C (default), the device converts packets to I<sup>2</sup>C that have device addresses different from those of the GMSL serializer or deserializer. The converted I<sup>2</sup>C bit rate is the same as the original UART bit rate.

The deserializer uses a proprietary differential line coding to send signals back towards the serializer. The speed of the control channel ranges from 9.6kbps to 1Mbps in both directions. The GMSL serializer and deserializer automatically detect the control-channel bit rate in base mode. When changing the bit rate, the new packet bit rate can vary up to 3.5x from the previous bit rate (see the *Changing the Clock Frequency* section).

| MCLKSRC SETTING<br>(REGISTER 0x12, D7) | DATA-RATE SETTING | BUS-WIDTH SETTING | MCLK SOURCE FREQUENCY<br>(f <sub>SRC</sub> ) |
|----------------------------------------|-------------------|-------------------|----------------------------------------------|
|                                        | High speed        | 3-channel mode    | 3 x f <sub>TXCLKOUT</sub>                    |
| 0                                      | (DRS = high)      | 4-channel mode    | 4 x f <sub>TXCLKOUT</sub>                    |
| 0                                      | Low speed         | 3-channel mode    | 6 x f <sub>TXCLKOUT</sub>                    |
|                                        | (DRS = Iow)       | 4-channel mode    | 8 x f <sub>TXCLKOUT</sub>                    |
| 1                                      | —                 | _                 | Internal oscillator<br>(120MHz typ)          |

### Table 5. f<sub>SRC</sub> Settings



### **HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface**

Figure 16 shows the UART protocol for writing and reading in base mode between the µC and the GMSL serializer/deserializer.

Figure 17 shows the UART data format. Figures 18 and 19 detail the formats of the SYNC byte (0x79) and the ACK byte (0xC3). The µC and the connected slave chip generate the SYNC byte and ACK byte, respectively. Events such as device wake-up and interrupt generate transitions on the control channel that should be ignored by the µC. Data written to the GMSL serializer/deserializer registers do not take effect until after the acknowledge byte is sent. This allows the µC to verify write commands received without error, even if the result of the write command directly affects the serial link. The slave uses the SYNC byte to synchronize with the µC UART data rate automatically. If the INT or MS inputs of the deserializer toggle while there is control-channel communication, the control-channel communication can be corrupted. In the event of a missed acknowledge, the µC assumes there was an error in the packet when the slave device receives it, or that an error occurred during the response from the slave device. In base mode, the µC must keep the UART Tx/Rx lines high for 16 bit times before sending a new packet.



Figure 16. GMSL UART Protocol for Base Mode







Maxim Integrated Products 24

### HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

As shown in Figure 20, the remote-side device converts the packets going to or coming from the peripherals from the UART format to the I<sup>2</sup>C format and vice versa. The remote device removes the byte number count and adds or receives the ACK between the data bytes of I<sup>2</sup>C. The I<sup>2</sup>C's data rate is the same as the UART data rate.

Interfacing Command-Byte-Only I<sup>2</sup>C Devices The GMSL serializer and deserializer UART-to-I<sup>2</sup>C conversion interfaces with devices that do not require reqister addresses, such as the MAX7324 GPIO expander. In this mode, the I<sup>2</sup>C master ignores the register address byte and directly reads/writes the subsequent data bytes (Figure 21). Change the communication method of the I<sup>2</sup>C master using the I2CMETHOD bit. I2CMETHOD = 1 sets command-byte-only mode, while I2CMETHOD = 0 sets normal mode where the first byte in the data stream is the register address.



Figure 20. Format Conversion between GMSL UART and  $I^2C$  with Register Address (I2CMETHOD = 0)



Figure 21. Format Conversion Between GMSL UART and  $l^2C$  with Register Address (I2CMETHOD = 1)

| BOOST SETTING<br>(0x05 D[3:0]) | TYPICAL BOOST GAIN (dB)                 |
|--------------------------------|-----------------------------------------|
| 0000                           | 2.1                                     |
| 0001                           | 2.8                                     |
| 0010                           | 3.4                                     |
| 0011                           | 4.2                                     |
| 0100                           | 5.2<br>Power-up default<br>(EQS = high) |
| 0101                           | 6.2                                     |
| 0110                           | 7                                       |
| 0111                           | 8.2                                     |
| 1000                           | 9.4                                     |
|                                | 10.7                                    |
| 1001                           | Power-up default<br>(EQS = low)         |
| 1010                           | 11.7                                    |
| 1011                           | 13                                      |

Table 6. Deserializer Cable Equalizer

### **Table 7. Output Spread**

**HDCP Gigabit Multimedia Serial Link** 

**Deserializer with LVDS System Interface** 

**Boost Levels** 

| SS | SPREAD (%)                                                      |
|----|-----------------------------------------------------------------|
| 00 | No spread spectrum. <b>Power-up default when</b><br>SSEN = low. |
| 01 | ±2% spread spectrum. <b>Power-up default when</b> SSEN = high.  |
| 10 | No spread spectrum                                              |
| 11 | ±4% spread spectrum                                             |

#### **Spread Spectrum**

To reduce the EMI generated by transitions on the serial link and outputs of the deserializer, the GMSL serializer/deserializer are individually capable of generating spread spectrum. However, turning on spread spectrum in the GMSL serializer spreads the serial link and the deserializer outputs since the deserializer tracks the spread on the serial link. Do not enable spread generation on the GMSL serializer/deserializer at the same time. The amplitudes of the deserializer spread-spectrum generator are  $\pm 2\%$  and  $\pm 4\%$  (see Table 7).

Set the deserializer SSEN input high to select a ±2% spread at power-up and SSEN input low to select no spread at power-up. The state of SSEN is latched upon power-up or when resuming from power-down mode.

direction.



**Interrupt Control** 

**Bypass Mode** 

The INT pin of the GMSL serializer is the interrupt output and the INT pin of the deserializer is the interrupt input. Following a transition, the logic state of the interrupt input is reproduced on the interrupt output. The interrupt supports remote-side functions such as touch-screen peripherals, remote power-up, or remote monitoring. An interrupt that occurs when the reverse control channel is disabled, such as during link startup/shutdown, is sent once the reverse control channel becomes available. Bit D4 of register 0x06 in the deserializer stores the interrupt input state. The INT output of the GMSL serializer is low after power-up. The µC can set the INT output by writing the SETINT register bit. Do not low-state data on the control channel longer than 100µs in either base mode or bypass mode to ensure proper interrupt functionality.

In bypass mode, the GMSL serializer/deserializer ignore

UART commands from the  $\mu$ C and the  $\mu$ C communicates with the peripherals directly using its own defined UART protocol. The µC cannot access the GMSL serializer/deserializer's registers in this mode. Peripherals accessed through the forward control channel using the UART interface must tolerate up to one TXCLKOUT\_ period ±10ns of jitter due to the asynchronous sampling of the UART signal by TXCLKOUT\_. Set MS = high to put the control channel into bypass mode. A 1ms wait time is required between setting MS high on the deserializer and the bypass becoming active. There is no delay when switching to bypass mode on the serializer (CDS =low). Do not send a logic-low longer than 100µs on the control channel in bypass mode if interrupt (INT) is used. Bypass mode accepts bit rates down to 10kbps in either

#### **Line Equalizer**

The deserializer includes an adjustable line equalizer to compensate cable attenuation at high frequencies. The cable equalizer has 11 levels of compensation from 2.1dB to 13dB (see Table 6). The EQS input selects the default equalization level at power-up. The state of EQS is latched upon power-up or when resuming from powerdown mode. To select other equalization levels, set the corresponding register bits in the deserializer (0x05 D[3:0]). Use equalization in the deserializer, together with pre/deemphasis in the GMSL serializer to create the most reliable link for a given cable.

### HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

Turning on spread spectrum on the GMSL serializer or deserializer does not spread the audio data stream. The GMSL serializer spreads the deserializer MCLK output if it is derived from TXCLKOUT\_ (MCLKSRC = 0).

The deserializer includes a sawtooth divider to control the spread-modulation rate. Autodetection or manual programming of the TXCLKOUT\_ operation range guarantees a spread-spectrum modulation frequency within 20kHz to 40kHz. Additionally, manual configuration of the sawtooth divider (SDIV, 0x03 D[4:0]) allows the user to set a modulation frequency according to the TXCLKOUT\_ frequency. Always keep the modulation frequency between 20kHz and 40kHz to ensure proper operation.

#### Manual Programming of the Spread-Spectrum Divider

The modulation rate for the deserializer relates to the TXCLKOUT\_ frequency as follows:

$$f_{M} = (1 + DRS) \frac{f_{TXCLKOUT}}{MOD \times SDIV}$$

where:

 $f_{M} = Modulation frequency$ 

DRS = DRS pin input value (0 or 1)

fTXCLKOUT\_ = TXCLKOUT\_ frequency

MOD = Modulation coefficient given in Table 8

SDIV = 5-bit SDIV setting, manually programmed by the  $\mu$ C

To program the SDIV setting, first look up the modulation coefficient according to the desired bus-width and spread-spectrum settings. Solve the above equation for SDIV using the desired pixel clock and modulation frequencies. If the calculated SDIV value is larger than the maximum allowed SDIV value in <u>Table 8</u>, set SDIV to the maximum value.

#### **Sleep Mode**

The deserializer includes a low-power sleep mode to reduce power consumption on the device. Set the SLEEP bit to 1 to initiate sleep mode. The deserializer sleeps after serial link inactivity or 8ms (whichever arrives first) after setting its SLEEP = 1. See the <u>Link Startup</u> <u>Procedure</u> section for details on waking up the device for different  $\mu$ C and starting conditions.

The  $\mu$ C can only put the remote-side device into sleep mode. Use the PWDN input pin to bring the  $\mu$ C-side device into a low-power state. Entering sleep mode resets the HDCP registers but not the configuration registers.

#### **Power-Down Mode**

The deserializer includes a power-down mode that reduces power consumption more than sleep mode. Set <u>PWDN</u> low to enter power-down mode. In power-down mode, the outputs are high impedance. Power-down mode resets the internal registers of the device. Upon exiting power-down mode, the deserializer relatches the state of the SSEN, DRS, and EQS pins.

#### **Configuration Link**

GMSL includes a low-speed configuration link to allow control-channel operation in the absence of a clock input. In either display or camera applications, the configuration link can program equalizer, preemphasis, or other registers before establishing the video link. An internal oscillator provides TXCLKOUT\_ for establishing the serial configuration link. Set CLINKEN = 1 on the GMSL serializer to turn on the configuration link. The configuration link remains active as long as the video link is not enabled. The video link overrides the configuration link and attempts to lock when SEREN = 1.

### Table 8. Modulation Coefficients and Maximum SDIV Settings

| SPREAD-SPECTRUM SETTING (%) | MODULATION COEFFICIENT<br>(dec) | SDIV UPPER LIMIT<br>(dec) |
|-----------------------------|---------------------------------|---------------------------|
| ±4                          | 208                             | 15                        |
| ±2                          | 208                             | 30                        |

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

### **Link Startup Procedure**

Table 9 lists four startup cases for display applications. Table 10 lists two startup cases for image-sensing applications. In either application, the control link is available after the video link or the configuration link is established. Then the GMSL registers or the peripherals are ready for programming.

#### **Video-Display Applications**

For video-display applications, connect the  $\mu$ C to the GMSL serializer and set CDS = low for both the GMSL serializer and deserializer. Table 9 summarizes the four startup cases based on the settings of AUTOS and MS.

#### Case 1: Autostart Mode

After power-up or when PWDN transitions from low to high for both the GMSL serializer and deserializer, the serial link is established if a stable clock is present. The GMSL serializer locks to the clock and sends the serial data to the deserializer. The deserializer then detects activity on the serial link and locks to the input serial data.

#### Case 2: Standby Start Mode

After power-up or when  $\overline{\text{PWDN}}$  transitions from low to high for both the GMSL serializer and deserializer, the

deserializer starts up in sleep mode, and the GMSL serializer stays in standby mode (does not send serial data). Use the  $\mu$ C and program the GMSL serializer to set SEREN = 1 to establish a video link, or CLINKEN = 1 to establish the configuration link. After locking to a stable clock (for SEREN = 1) or the internal oscillator (for CLINKEN = 1), the GMSL serializer sends a wake-up signal to the deserializer. The deserializer exits sleep mode after locking to the serial data and sets SLEEP = 0. If after 8ms the deserializer goes back to sleep, and the internal sleep bit remains set (SLEEP = 1).

#### Case 3: Remote-Side Autostart Mode

After power-up or when  $\overline{PWDN}$  transitions from low to high, the remote device (deserializer) starts up and tries to lock to an incoming serial signal with sufficient power. The host side (GMSL serializer) is in standby mode and does not try to establish a link. Use the  $\mu$ C and program the GMSL serializer to set SEREN = 1 (and apply a stable clock signal) to establish a video link, or CLINKEN = 1 to establish the configuration link. In this case, the deserializer ignores the short wake-up signal sent from the GMSL serializer.

### Table 9. Startup Selection for Display Applications (Both CDS = Low)

| CASE | AUTOS<br>(GMSL<br>SERIALIZER) | GMSL<br>SERIALIZER<br>POWER-UP<br>STATE | MS (GMSL<br>DESERIALIZER) | GMSL<br>DESERIALIZER<br>POWER-UP<br>STATE | LINK STARTUP MODE                                                                                                                                                                            |
|------|-------------------------------|-----------------------------------------|---------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Low                           | Serialization<br>enabled                | Low                       | Normal<br>(SLEEP = 0)                     | Both devices power up with the serial link active (autostart).                                                                                                                               |
| 2    | High                          | Serialization<br>disabled               | High                      | Sleep mode<br>(SLEEP = 1)                 | Serial link is disabled and the deserializer<br>powers up in sleep mode. Set SEREN =<br>1 or CLINKEN = 1 in the GMSL serializer<br>to start the serial link and wake up the<br>deserializer. |
| 3    | High                          | Serialization<br>disabled               | Low                       | Normal<br>(SLEEP = 0)                     | Both devices power up in normal mode<br>with the serial link disabled. Set SEREN =<br>1 or CLINKEN = 1 in the GMSL serializer<br>to start the serial link.                                   |
| 4    | Low                           | Serialization<br>enabled                | High                      | In sleep mode<br>(SLEEP = 1)              | The deserializer starts in sleep mode. Link<br>autostarts upon GMSL serializer power-<br>up. Use this case when the deserializer<br>powers up before the GMSL serializer.                    |

M/IXI/M

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

#### Case 4: Remote Side in Sleep Mode

After power-up or when PWDN transitions from low to high, the remote device (deserializer) starts up in sleep mode. The high-speed link establishes automatically after the GMSL serializer powers up with a stable clock signal and sends a wake-up signal to the deserializer. Use this mode in applications where the deserializer powers up before the GMSL serializer.

#### **Image-Sensing Applications**

For image-sensing applications, connect the  $\mu$ C to the deserializer and set CDS = high for both the GMSL serializer and deserializer. The deserializer powers up normally (SLEEP = 0) and continuously tries to lock to a valid serial input. Table 10 summarizes both startup cases, based on the state of the GMSL serializer AUTOS pin.

#### Case 1: Autostart Mode

After power-up, or when PWDN transitions from low to high, the GMSL serializer locks to a stable input clock

and sends the video data to the deserializer. The deserializer locks to the serial data and outputs the video data and clock.

#### Case 2: Sleep Mode

After power-up or when  $\overline{PWDN}$  transitions from low to high, the GMSL serializer starts up in sleep mode. To wake up the serializer, use the  $\mu$ C to send a GMSL protocol UART frame containing at least three rising edges (e.g., 0x66) at a bit rate no greater than 1Mbps. The low-power wake-up receiver of the serializer detects the wake-up frame over the reverse control channel and powers up. Reset the sleep bit (SLEEP = 0) of the GMSL serializer using a control-channel write packet to power up the device. Send the sleep bit reset write packet at least 500µs after the wake-up frame. The GMSL serializer goes back to sleep mode if its sleep bit is not reset within 5ms (min) after detecting a wake-up frame.



Figure 22. State Diagram, CDS = Low (Display Application)

### HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

| CASE | AUTOS<br>(GMSL<br>SERIALIZER) | GMSL SERIALIZER<br>POWER-UP STATE | GMSL<br>DESERIALIZER<br>POWER-UP STATE | LINK STARTUP MODE                                                                                                              |
|------|-------------------------------|-----------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| 1    | Low                           | Serialization enabled             | Normal<br>(SLEEP = 0)                  | Autostart.                                                                                                                     |
| 2    | High                          | Sleep mode<br>(SLEEP = 1)         | Normal<br>(SLEEP = 0)                  | GMSL serializer is in sleep mode. Wake up the GMSL serializer through the control channel ( $\mu$ C attached to deserializer). |





*Figure 23. State Diagram, CDS = High (Camera Application)* 

### High-Bandwidth Digital Content Protection (HDCP)

**Note:** The explanation of HDCP operation in this data sheet is provided as a guide for general understanding. Implementation of HDCP in a product must meet the requirements given in the *HDCP System v1.3 Amendment for GMSL*, which is available from DCP.

HDCP has two main phases of operation: authentication and the link integrity check. The  $\mu$ C starts authentication by writing to the START\_AUTHENTICATION bit in the GMSL serializer. The GMSL serializer generates a 64-bit random number. The host  $\mu$ C first reads the 64-bit random number from the GMSL serializer and writes it to the deserializer. The  $\mu$ C then reads the GMSL serializer public key selection vector (AKSV) and writes it to the deserializer. The  $\mu$ C then reads the deserializer KSV (BKSV) and writes it to the GMSL serializer. The  $\mu$ C

begins checking BKSV against the revocation list. Using the cipher, the GMSL serializer and deserializer calculate a 16-bit response value, R0 and R0', respectively. The GMSL amendment for HDCP reduces the 100ms minimum wait time allowed for the receiver to generate R0' (specified in HDCP rev 1.3) to 128 pixel clock cycles in the GMSL amendment.

There are two response-value comparison modes: internal comparison and  $\mu$ C comparison. Set EN\_INT\_COMP = 1 to select internal comparison mode. Set EN\_INT\_ COMP = 0 to select  $\mu$ C comparison mode. In internal comparison mode, the  $\mu$ C reads the deserializer response R0' and writes it to the GMSL serializer. The GMSL serializer compares R0' to its internally generated response value R0, and sets R0\_RI\_MATCHED. In  $\mu$ C comparison mode, the  $\mu$ C reads and compares the R0' R0' values from the GMSL serializer.

### HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

During response-value generation and comparison, the host µC checks for a valid BKSV (having 20 1s and 20 Os is also reported in BKSV\_INVALID) and checks BKSV against the revocation list. If BKSV is not on the list and the response values match, the host authenticates the link. If the response values do not match, the µC resamples the response values (as described in HDCP rev 1.3, Appendix C). If resampling fails, the µC restarts authentication by setting the RESET\_HDCP bit in the GMSL serializer. If BKSV appears on the revocation list, the host cannot transmit data that requires protection. The host knows when the link is authenticated and decides when to output data requiring protection. The µC performs a link integrity check every 128 frames or every 2s ±0.5s. The GMSL serializer/deserializer generate response values every 128 frames. These values are compared internally (internal comparison mode) or can be compared in the host µC.

In addition, the GMSL serializer/deserializer provide response values for the enhanced link verification. Enhanced link verification is an optional method of link verification for faster detection of loss-of-synchronization. For this option, the GMSL serializer and deserializer generate 8-bit enhanced link-verification response values (PJ and PJ') every 16 frames. The host must detect three consecutive PJ/PJ' mismatches before resampling.

#### **Encryption Enable**

The GMSL link transfers either encrypted or nonencrypted data. To encrypt data, the host  $\mu$ C sets the encryption enable (ENCRYPTION\_ENABLE) bit in both the GMSL serializer and deserializer. The  $\mu$ C must set ENCRYPTION\_ENABLE in the same VSYNC cycle in both the GMSL serializer and deserializer (no internal VSYNC falling edges between the two writes). The same timing applies when clearing ENCRYPTION\_ENABLE to disable encryption.

**Note:** ENCRYPTION\_ENABLE enables/disables encryption on the GMSL irrespective of the content. To comply with HDCP, the  $\mu$ C must not allow content requiring encryption to cross the GMSL unencrypted.

The  $\mu$ C must complete the authentication process before enabling encryption. In addition, encryption must be disabled before starting a new authentication session.

#### Synchronization of Encryption

The video vertical sync (VSYNC) synchronizes the start of encryption. Once encryption has started, the GMSL generates a new encryption key for each frame and each line, with the internal falling edge of VSYNC and HSYNC. Rekeying is transparent to data and does not disrupt the encryption of video or audio data.

#### **Repeater Support**

The GMSL serializer/deserializer include features to build an HDCP repeater. An HDCP repeater receives and decrypts HDCP content and then encrypts and transmits on one or more downstream links. A repeater can also use decrypted HDCP content (e.g., to display on a screen). To support HDCP repeater-authentication protocol, the deserializer has a REPEATER register bit. This register bit must be set to 1 by a  $\mu$ C (most likely on the repeater module). Both the GMSL serializer and deserializer use SHA-1 hash-value calculation over the assembled KSV lists. HDCP GMSL links support a maximum of 15 receivers (total number including the ones in repeater modules). If the total number of downstream receivers exceeds 14, the  $\mu$ C must set the MAX\_DEVS\_EXCEEDED register bit when it assembles the KSV list.

### **HDCP** Authentication Procedures

The GMSL serializer generates a 64-bit random number exceeding the HDCP requirement. The GMSL serializer/deserializer internal one-time programmable (OTP) memories contain a unique HDCP keyset programmed at the factory. The host  $\mu$ C initiates and controls the HDCP authentication procedure. The GMSL serializer and deserializer generate HDCP authentication response values for the verification of authentication. Use the following procedures to authenticate the HDCP GMSL encryption (refer to the HDCP 1.3 Amendment for GMSL for details). The µC must perform link integrity checks while encryption is enabled (see Table 12). Any event that indicates that the deserializer has lost link synchronization should retrigger authentication. The µC must first write 1 to the RESET\_HDCP bit in the GMSL serializer before starting a new authentication attempt.

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

### **HDCP** Protocol Summary

Table 11, 12, and 13 list the summaries of the HDCP protocol. These tables serve as an implementation guide only. Meet the requirements in the GMSL amendment for HDCP to be in full compliance.

# Table 11. Startup, HDCP Authentication, and Normal Operation (Deserializer is not a Repeater)—First Part of the HDCP Authentication Protocol

| NO. | μC                                                                                                                                                                                                                                                                                                                                                                                                      | HDCP GMSL SERIALIZER                                                                                                      | HDCP GMSL DESERIALIZER                                                |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| 1   | Initial state after power-up.                                                                                                                                                                                                                                                                                                                                                                           | Powers up waiting for HDCP authentication.                                                                                | Powers up waiting for HDCP authentication.                            |
| 2   | Makes sure that A/V data not requiring<br>protection (low-value content) is available at<br>the GMSL serializer inputs (such as blue or<br>informative screen). Alternatively, uses the<br>FORCE_VIDEO and FORCE_AUDIO bits of<br>the GMSL serializer to mask A/V data at the<br>input of the GMSL serializer. Starts the link by<br>writing SEREN = H or link starts automatically<br>if AUTOS is low. |                                                                                                                           | _                                                                     |
| 3   | _                                                                                                                                                                                                                                                                                                                                                                                                       | Starts serialization and transmits low-value content A/V data.                                                            | Locks to incoming data stream and outputs low-value content A/V data. |
| 4   | Reads the locked bit of the deserializer and makes sure the link is established.                                                                                                                                                                                                                                                                                                                        | _                                                                                                                         | —                                                                     |
| 5   | Optionally writes a random-number seed to the GMSL serializer.                                                                                                                                                                                                                                                                                                                                          | Combines seed with internally<br>generated random number. If<br>no seed provided, only internal<br>random number is used. | _                                                                     |
| 6   | If HDCP encryption is required, starts<br>authentication by writing 1 to the<br>START_AUTHENTICATION bit of the GMSL<br>serializer.                                                                                                                                                                                                                                                                     | Generates (stores) AN, and<br>resets the<br>START_AUTHENTICATION bit<br>to 0.                                             |                                                                       |
| 7   | Reads AN and AKSV from the GMSL serializer and writes to the deserializer.                                                                                                                                                                                                                                                                                                                              | _                                                                                                                         | Generates R0' triggered by the $\mu$ C's write of AKSV.               |
| 8   | Reads the BKSV and REPEATER bit from and writes to the GMSL serializer.                                                                                                                                                                                                                                                                                                                                 | Generates R0, triggered by the $\mu$ C's write of BKSV.                                                                   |                                                                       |
| 9   | Reads the INVALID_BKSV bit of the GMSL serializer and continues with authentication if it is 0. Authentication can be restarted if it fails (set RESET_HDCP = 1 before restarting authentication).                                                                                                                                                                                                      | _                                                                                                                         | —                                                                     |

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

 Table 11. Startup, HDCP Authentication, and Normal Operation (Deserializer is not a Repeater)—First Part of the HDCP Authentication Protocol (continued)

| NO. | μC                                                                                                                                                                                                                                                                                                                                                                   | HDCP GMSL SERIALIZER                                     | HDCP GMSL DESERIALIZER                                       |  |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------|--|
| 10  | Reads R0' from the deserializer and reads<br>R0 from the GMSL serializer. If they match,<br>continues with authentication; otherwise,<br>retries up to two more times (optionally,<br>GMSL serializer comparison can be used to<br>detect if R0/R0' match). Authentication can<br>be restarted if it fails (set RESET_HDCP = 1<br>before restarting authentication). |                                                          |                                                              |  |
| 11  | Waits for the VSYNC falling edge (internal to<br>the GMSL serializer) and then sets the<br>ENCRYPTION_ENABLE bit to 1 in the<br>deserializer and GMSL serializer (if the $\mu$ C is<br>not able to monitor VSYNC, it can utilize the<br>VSYNC_DET bit in the GMSL serializer).                                                                                       | Encryption enabled after the next VSYNC falling edge.    | Decryption enabled after the next<br>VSYNC falling edge.     |  |
| 12  | Checks that BKSV is not in the Key<br>Revocation list and continues if it is not.<br>Authentication can be restarted if it fails.<br><b>Note:</b> Revocation list check can start after<br>BKSV is read in step 8.                                                                                                                                                   |                                                          |                                                              |  |
| 13  | Starts transmission of A/V content that needs protection.                                                                                                                                                                                                                                                                                                            | Performs HDCP encryption on high-value content A/V data. | Performs HDCP decryption on high-<br>value content A/V data. |  |

 Table 12. Link Integrity Check (Normal)—Performed Every 128 Frames After Encryption

 is Enabled

| NO. | μC                                                                                                                                                                                        | HDCP GMSL SERIALIZER                                                   | HDCP GMSL DESERIALIZER                                             |  |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------|--|
| 1   | _                                                                                                                                                                                         | Generates Ri and updates the<br>RI register every 128 VSYNC<br>cycles. | Generates Ri' and updates the RI' register every 128 VSYNC cycles. |  |
| 2   | _                                                                                                                                                                                         | Continues to encrypt and trans-<br>mit A/V data.                       | Continues to receive, decrypt, and output A/V data.                |  |
| 3   | Every 128 video frames (VSYNC cycles) or every 2s.                                                                                                                                        | _                                                                      | _                                                                  |  |
| 4   | Reads RI from the GMSL serializer.                                                                                                                                                        |                                                                        |                                                                    |  |
| 5   | Reads RI' from the deserializer.                                                                                                                                                          |                                                                        |                                                                    |  |
| 6   | Reads RI again from the GMSL serializer and<br>makes sure it is stable (matches the previous<br>RI that it has read from the GMSL serializer). If<br>RI is not stable, go back to step 5. | _                                                                      | _                                                                  |  |

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

 Table 12. Link Integrity Check (Normal)—Performed Every 128 Frames After Encryption is Enabled (continued)

| NO. | μC                                                                                                                                                                                                                                                                                                                                                                                                                                                     | HDCP GMSL SERIALIZER                                               | HDCP GMSL DESERIALIZER                                      |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------|
| 7   | If RI matches RI', the link integrity check is successful; go back to step 3.                                                                                                                                                                                                                                                                                                                                                                          |                                                                    |                                                             |
| 8   | If RI does not match RI', the link integrity<br>check fails. After the detection of failure of link<br>integrity check, the $\mu$ C makes sure that A/V<br>data not requiring protection (low-value con-<br>tent) is available at the GMSL serializer inputs<br>(such as blue or informative screen). Alterna-<br>tively, the FORCE_VIDEO and FORCE_AUDIO<br>bits of the GMSL serializer can be used to<br>mask A/V data input of the GMSL serializer. | a-<br>DIO                                                          |                                                             |
| 9   | Writes 0 to the ENCRYPTION_ENABLE bit of the GMSL serializer and deserializer.                                                                                                                                                                                                                                                                                                                                                                         | Disables encryption and trans-<br>mits low-value content A/V data. | Disables decryption and outputs low-value content A/V data. |
| 10  | Restarts authentication by writing 1 to the<br>RESET_HDCP bit followed by writing 1 to the<br>START_AUTHENTICATION bit in the GMSL<br>serializer.                                                                                                                                                                                                                                                                                                      | bit followed by writing 1 to the                                   |                                                             |

# Table 13. Optional Enhanced Link Integrity Check—Performed Every 16 Frames After Encryption is Enabled

| NO. | μC                                                                                      | HDCP GMSL SERIALIZER                                                  | HDCP GMSL DESERIALIZER                                            |
|-----|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------|
| 1   | _                                                                                       | Generates Pj and updates the<br>PJ register every 16 VSYNC<br>cycles. | Generates Pj' and updates the PJ' register every 16 VSYNC cycles. |
| 2   | _                                                                                       | Continues to encrypt and trans-<br>mit A/V data.                      | Continues to receive, decrypt, and output A/V data.               |
| 3   | Every 16 video frames, reads PJ from the GMSL serializer and PJ' from the deserializer. |                                                                       |                                                                   |
| 4   | If PJ matches PJ', the enhanced link integrity check is successful; go back to step 3.  | _                                                                     |                                                                   |

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

 Table 13. Optional Enhanced Link Integrity Check—Performed Every 16 Frames After

 Encryption is Enabled (continued)

| NO. | μC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | HDCP GMSL SERIALIZER                                               | HDCP GMSL DESERIALIZER                                      |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------|
| 5   | If there is a mismatch, retry up to two more<br>times from step 3. Enhanced link integrity<br>check fails after 3 mismatches. After the<br>detection of failure of enhanced link integrity<br>check, the µC makes sure that A/V data not<br>requiring protection (low-value content) is<br>available at the GMSL serializer inputs (such<br>as blue or informative screen). Alternatively,<br>the FORCE_VIDEO and FORCE_AUDIO bits<br>of the GMSL serializer can be used to mask<br>A/V data input of the GMSL serializer. |                                                                    | _                                                           |
| 6   | Writes 0 to the ENCRYPTION_ENABLE bit of the GMSL serializer and deserializer.                                                                                                                                                                                                                                                                                                                                                                                                                                             | Disables encryption and trans-<br>mits low-value content A/V data. | Disables decryption and outputs low-value content A/V data. |
| 7   | Restarts authentication by writing 1 to the<br>RESET_HDCP bit followed by writing 1 to the<br>START_AUTHENTICATION bit in the GMSL<br>serializer.                                                                                                                                                                                                                                                                                                                                                                          | _                                                                  | _                                                           |

#### Example Repeater Network—Two µCs

The example shown in Figure 24 has one repeater and two  $\mu$ Cs. Table 14 summarizes the authentication operation.



Figure 24. Example Network with One Repeater and Two  $\mu$ Cs (Tx = GMSL Serializer's, Rx = Deserializer's)



## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

Table 14. HDCP Authenticaion and Normal Operation (One Repeater, Two  $\mu$ Cs)—First and Second Parts of the HDCP Authentication Protocol

| NO. | μC_B                                                                                                                                                                                                                                                                                                                                                                                                              | μC_R                                                                                                                                                                                                                                                                                                                                                                                                                                                                | HDCP GMSL<br>SERIALIZER<br>(TX_B1, TX_R1,<br>TX_R2)                                   | HDCP GMSL<br>DESERIALIZER<br>(RX_R1, RX_D1,<br>RX_D2)                                           |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
|     |                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | TX_B1 CDS = 0<br>TX_R1 CDS = 0<br>TX_R2 CDS = 0                                       | RX_R1 CDS = 1<br>RX_D1 CDS = 0<br>RX_D2 CDS = 0                                                 |
| 1   | Initial state after power-up.                                                                                                                                                                                                                                                                                                                                                                                     | Initial state after power-up.                                                                                                                                                                                                                                                                                                                                                                                                                                       | All: Power-up<br>waiting for HDCP<br>authentication.                                  | All: Power-up<br>waiting for HDCP<br>authentication.                                            |
| 2   |                                                                                                                                                                                                                                                                                                                                                                                                                   | Writes REPEATER = 1 in<br>RX_R1. Retries until proper<br>acknowledge frame received.<br><b>Note:</b> This step must be<br>completed before the first part<br>of authentication is started<br>between TX_B1 and RX_R1 by<br>the $\mu$ C_B (step 7). For example,<br>to satisfy this requirement,<br>RX_R1 can be held at power-<br>down until $\mu$ C_R is ready to<br>write the REPEATER bit, or<br>$\mu$ C_B can poll $\mu$ C_R before<br>starting authentication. |                                                                                       |                                                                                                 |
| 3   | Makes sure that A/V data<br>not requiring protection (low-<br>value content) is available at<br>the TX_B1 inputs (such as<br>blue or informative screen).<br>Alternatively, the FORCE_<br>VIDEO and FORCE_AUDIO<br>bits of TX_B1 can be used to<br>mask A/V data input of TX_B1.<br>Starts the link between TX_B1<br>and RX_R1 by writing SEREN<br>= H to TX_B1, or link starts<br>automatically if AUTOS is low. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | TX_B1: Starts<br>serialization and<br>transmits low-value<br>content A/V data.        | RX_R1: Locks to<br>incoming data stream<br>and outputs low-value<br>content A/V data.           |
| 4   |                                                                                                                                                                                                                                                                                                                                                                                                                   | Starts all downstream links<br>by writing SEREN = H to<br>TX_R1, TX_R2, or links start<br>automatically if AUTOS of<br>transmitters are low.                                                                                                                                                                                                                                                                                                                        | TX_R1, TX_R2: Starts<br>serialization and<br>transmits low-value<br>content A/V data. | RX_D1, RX_D2: Locks<br>to incoming data<br>stream and outputs<br>low-value content A/V<br>data. |

\_ Maxim Integrated Products 36

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

Table 14. HDCP Authenticaion and Normal Operation (One Repeater, Two µCs)—First and Second Parts of the HDCP Authentication Protocol (continued)

| NO. | μC_B                                                                                                                                                                                                                                                                                                                      | μC_R                                                                                                                                                                                                          | HDCP GMSL<br>SERIALIZER<br>(TX_B1, TX_R1,<br>TX_R2)                                   | HDCP GMSL<br>DESERIALIZER<br>(RX_R1, RX_D1,<br>RX_D2)                 |  |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--|
|     |                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                               | TX_B1 CDS = 0<br>TX_R1 CDS = 0<br>TX_R2 CDS = 0                                       | RX_R1 CDS = 1<br>RX_D1 CDS = 0<br>RX_D2 CDS = 0                       |  |
| 5   | Reads the locked bit of<br>RX_R1 and makes sure the link<br>between TX_B1 and RX_R1 is<br>established.                                                                                                                                                                                                                    | Reads the locked bit of RX_D1<br>and makes sure the link<br>between TX_R1 and RX_D1 is<br>established. Reads the locked<br>bit of RX_D2 and makes sure<br>the link between TX_R2 and<br>RX_D2 is established. | _                                                                                     |                                                                       |  |
| 6   | Optionally, writes a random<br>number seed to TX_B1.                                                                                                                                                                                                                                                                      | Writes 1 to the GPIO_0_<br>FUNCTION and GPIO_1_<br>FUNCTION bits in RX_R1 to<br>change GPIO functionality used<br>for HDCP purpose. Optionally,<br>writes a random-number seed<br>to TX_R1 and TX_R2.         |                                                                                       |                                                                       |  |
| 7   | Starts and completes the<br>first part of the authentication<br>protocol between TX_B1, RX_R1<br>(see steps 6–10 in Table 11).                                                                                                                                                                                            | _                                                                                                                                                                                                             | TX_B1: According<br>to commands from<br>μC_B, generates AN,<br>computes R0.           | RX_R1: According to commands from µC_B, computes R0'.                 |  |
| 8   | _                                                                                                                                                                                                                                                                                                                         | When GPIO_1 = 1 is detected,<br>starts and completes the first<br>part of the authentication<br>protocol between the (TX_R1,<br>RX_D1) and (TX_R2, RX_D2) links<br>(see steps 6–10 in Table 11).              | TX_R1, TX_R2:<br>According to<br>commands from<br>μC_R, generates AN,<br>computes R0. | RX_D1, RX_D2:<br>According to<br>commands from µC_R,<br>computes R0'. |  |
| 9   | Waits for the VSYNC falling<br>edge and then enables<br>encryption on the (TX_B1,<br>RX_R1) link. Full authentication<br>is not complete yet so it makes<br>sure A/V content that needs<br>protection is not transmitted.<br>Since REPEATER = 1 was read<br>from RX_R1, the second part of<br>authentication is required. |                                                                                                                                                                                                               | TX_B1: Encryption<br>enabled after next<br>VSYNC falling edge.                        | RX_R1: Decryption<br>enabled after next<br>VSYNC falling edge.        |  |

\_ Maxim Integrated Products 37

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

Table 14. HDCP Authenticaion and Normal Operation (One Repeater, Two µCs)—First and Second Parts of the HDCP Authentication Protocol (continued)

| NO. | μC_B                                                                                                                                                                                                                                          | μC_B μC_R                                                                                                                                                            |                                                                                                                                      | HDCP GMSL<br>DESERIALIZER<br>(RX_R1, RX_D1,<br>RX_D2)                                                                                       |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
|     |                                                                                                                                                                                                                                               |                                                                                                                                                                      | TX_B1 CDS = 0<br>TX_R1 CDS = 0<br>TX_R2 CDS = 0                                                                                      | RX_R1 CDS = 1<br>RX_D1 CDS = 0<br>RX_D2 CDS = 0                                                                                             |
| 10  | _                                                                                                                                                                                                                                             | When GPIO_0 = 1 is detected,<br>enables encryption on the<br>(TX_R1, RX_D1) and (TX_R2,<br>RX_D2) links.                                                             | TX_R1, TX_R2:<br>Encryption enabled<br>after next VSYNC falling<br>edge.                                                             | RX_D1, RX_D2:<br>Decryption enabled<br>after next VSYNC falling<br>edge.                                                                    |
| 11  |                                                                                                                                                                                                                                               | Blocks control channel<br>from $\mu$ C_B side by setting<br>REVCCEN = FWDCCEN = 0<br>in RX_R1. Retries until proper<br>acknowledge frame received.                   | _                                                                                                                                    | RX_R1: Control channel<br>from serializer side<br>(TX_B1) is blocked after<br>FWDCCEN =<br>REVCCEN = 0 is<br>written.                       |
| 12  | Waits for some time to allow<br>µC_R to make the KSV list ready<br>in RX_R1. Then polls (reads)<br>the KSV_LIST_READY bit of<br>RX_R1 regularly until proper<br>acknowledge frame is received                                                 | Writes BKSVs of RX_D1 and<br>RX_D2 to the KSV list in RX_R1.<br>Then, calculates and writes the<br>BINFO register of RX_R1.                                          | _                                                                                                                                    | RX_R1: Triggered by<br>$\mu$ C_R's write of BINFO,<br>calculates hash value<br>(V') on the KSV list,<br>BINFO and the secret-<br>value M0'. |
| 13  | and bit is read as 1.                                                                                                                                                                                                                         | Writes 1 to the KSV_LIST_<br>READY bit of RX_R1 and then<br>unblocks the control channel<br>from the $\mu$ C_B side by setting<br>REVCCEN = FWDCCEN = 1 in<br>RX_R1. | _                                                                                                                                    | RX_R1: Control channel<br>from the serializer side<br>(TX_B1) is unblocked<br>after FWDCCEN =<br>REVCCEN = 1 is<br>written.                 |
| 14  | Reads the KSV list and BINFO<br>from RX_R1 and writes them<br>to TX_B1. If any of the MAX_<br>DEVS_EXCEEDED or MAX_<br>CASCADE_EXCEEDED bits<br>is 1, then authentication fails.<br><b>Note:</b> BINFO must be written<br>after the KSV list. |                                                                                                                                                                      | TX_B1: Triggered by<br>μC_B's write of BINFO,<br>calculates hash value<br>(V) on the KSV list,<br>BINFO and the secret-<br>value M0. |                                                                                                                                             |



## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

Table 14. HDCP Authenticaion and Normal Operation (One Repeater, Two µCs)—First and Second Parts of the HDCP Authentication Protocol (continued)

| NO. | μC_B                                                                                                                                     | μC_B μC_R |                                                             | HDCP GMSL<br>DESERIALIZER (RX_<br>R1, RX_D1, RX_D2)         |
|-----|------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------------------------------------------------|-------------------------------------------------------------|
|     |                                                                                                                                          |           | TX_B1 CDS = 0<br>TX_R1 CDS = 0<br>TX_R2 CDS = 0             | RX_R1 CDS = 1<br>RX_D1 CDS = 0<br>RX_D2 CDS = 0             |
| 15  | Reads V from TX_B1 and V'<br>from RX_R1. If they match,<br>continues with authentication;<br>otherwise, retries up to two<br>more times. | _         | _                                                           | _                                                           |
| 16  | Searches for each KSV in the<br>KSV list and BKSV of RX_R1 in<br>the Key Revocation list.                                                | _         | _                                                           | _                                                           |
| 17  | If keys are not revoked,<br>the second part of the<br>authentication protocol is<br>completed.                                           | _         | _                                                           | _                                                           |
| 18  | Starts transmission of A/V content that needs protection.                                                                                | _         | All: Perform HDCP<br>encryption on high-<br>value A/V data. | All: Perform HDCP<br>decryption on high-<br>value A/V data. |

#### Detection and Action Upon New Device Connection

When a new device is connected to the system, the device must be authenticated and the device's KSV checked against the revocation list. The downstream  $\mu$ Cs can set the NEW\_DEV\_CONN bit of the upstream receiver and invoke an interrupt to notify upstream  $\mu$ Cs.

#### Notification of Start of Authentication and Enable of Encryption to Downstream Links

HDCP repeaters do not immediately begin authentication upon startup or detection of a new device, but instead wait for an authentication request from the upstream transmitter/repeaters.

Use the following procedure to notify downstream links of the start of a new authentication request:

- 1) Host  $\mu$ C begins authentication with the HDCP repeater's input receiver.
- When AKSV is written to HDCP repeater's input receiver, its AUTH\_STARTED bit is automatically set and its GPIO1 goes high (if GPIO1\_FUNCTION is set to high).
- HDCP repeater's µC waits for a low-to-high transition on HDCP repeater input receiver's AUTH\_STARTED bit and/or GPIO1 (if configured) and starts authentication downstream.
- 4) HDCP repeater's  $\mu$ C resets the AUTH\_STARTED bit.

Set GPIO0\_FUNCTION to high to have GPIO0 follow the ENCRYPTION\_ENABLE bit of the receiver. The repeater  $\mu$ C can use this function for notification when encryption is enabled/disabled by an upstream  $\mu$ C.



## **HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface**

#### **Applications Information**

#### **Error Checking**

The deserializer checks the serial link for errors and stores the number of detected decoding errors in the 8-bit register, DECERR (0x0D). If a large number of 8b/10b decoding or parity errors are detected within a short duration (error rate  $\geq$  1/4), the deserializer loses lock and stops the error counter. The deserializer then attempts to relock to the serial data. DECERR resets upon successful video link lock, successful readout of DECERR (through UART), or whenever autoerror reset is enabled. The deserializer does not check for decoding or parity errors during the internal PRBS test and DECERR is reset to 0x00.

The deserializer has an open-drain ERR output. This output asserts low whenever the number of decoding errors exceeds the error threshold ERRTHR (0x0C) during normal operation, or when at least one PRBS error is detected during PRBS test. ERR reasserts high whenever DECERR (0x0D) resets due to DECERR readout, video link lock, or autoerror reset.

Autoerror Reset The default method to reset errors is to read the respective error registers in the deserializer (0x0D, 0x0E). Autoerror reset clears the decoding error counter DECERR and the ERR output ~1µs after ERR goes low. Autoerror reset is disabled on power-up. Enable autoerror reset through AUTORST (0x06, D6). Autoerror reset does not run when the device is in PRBS test mode.

The GMSL serializer/deserializer link includes a PRBS pattern generator and a bit-error verification function. First, disable the glitch filters (set DISVSFILT, DISHSFILT to 1) in the deserializer. Next, disable VSYNC/HSYNC inversion in both the GMSL serializer and deserializer (set INVVSYNC, INVHSYNC to 0). Then, set PRBSEN = 1 (0x04, D5) in the GMSL serializer and then the deserializer to start the PRBS self-test. Set PRBSEN = 0 (0x04)D5) first in the deserializer and then the GMSL serializer to exit the PRBS self-test. The deserializer uses an 8-bit register (0x0E) to count the number of detected errors. The control link also controls the start and stop of the error counting. During PRBS mode, the device does not count decoding errors and the deserializer ERR output reflects PRBS errors only.



#### ERR Output

**PRBS Self-Test** 

**Microcontrollers on Both Sides of the** GMSL Link (Dual µC Control)

Usually the microcontroller is either on the GMSL serializer side for video-display applications or on the deserializer side for image-sensing applications. For the former case, both the CDS pins of the GMSL serializer and deserializer are set to low, and for the latter case, the CDS pins are set to high. However, if the CDS pin of the GMSL serializer is low and the same pin of the deserializer is high, then the GMSL serializer/deserializer connect to both µCs simultaneously. In such a case, the µCs on either side can communicate with the GMSL serializer and deserializer.

Contentions of the control link can happen if the µCs on both sides are using the link at the same time. The GMSL serializer/deserializer do not provide the solution for contention avoidance. The serializer/deserializer do not send an acknowledge frame when communication fails due to contention. Users can always implement a higher layer protocol to avoid the contention. In addition, if UART communication across the serial link is not required, the uCs can disable the forward and reverse control channel through the FWDCCEN and REVCCEN bits (0x04, D[1:0]) in the GMSL serializer/deserializer. UART communication across the serial link is stopped and contention between µCs no longer occurs. During dual µC operation, if one of the CDS pins on either side changes state, the link resumes the corresponding state described in the Link Startup Procedure section.

As an example of dual µC use in an image-sensing application, the GMSL serializer can be in sleep mode and waiting for wake-up by the deserializer. After wake-up, the serializer-side µC sets the GMSL serializer's CDS pin low and assumes master control of the serializer's registers.

#### **HSYNC/VSYNC** Glitch Filter

The deserializer contains one-cycle glitch filters on HSYNC and VSYNC. This eliminates single-cycle glitches in HSYNC and VSYNC that can cause a loss of HDCP synchronization between the GMSL serializer and deserializer while encryption is enabled. The glitch filters are on by default. Write to D[1:0] of register 0x08 in the deserializer to disable the glitch filters for HSYNC or VSYNC.

The glitch filter, when active, suppresses all single-cyclewide pulses sent. Disable the glitch filter before running PRBS BER tests. The internal BER checker assumes that the incoming bit stream is unaltered PRBS data.

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

#### **Changing the Clock Frequency**

Both the video clock rate (fTXCLKOUT\_) and the controlchannel clock rate (fUART) can be changed on the fly to support applications with multiple clock speeds. It is recommended to enable the serial link after the video clock stabilizes. Stop the video clock for 5µs and restart the serial link or toggle SEREN after each change in the video clock frequency to recalibrate any automatic settings if a clean frequency change cannot be guaranteed. The reverse control channel remains unavailable for 350µs after serial link start or stop. Limit on-the-fly changes in fUART to factors of less than 3.5 at a time to ensure that the device recognizes the UART sync pattern. For example, when lowering the UART frequency from 1Mbps to 100kbps, first send data at 333kbps and then at 100kbps to have reduction ratios of 3 and 3.333, respectively.

Do not interrupt TXCLKOUT\_ or change its frequency while encryption is enabled; otherwise, HDCP synchronization is lost and authentication must be repeated. To change the TXCLKOUT\_ frequency, stop the high-value content A/V data. Then disable encryption in the GMSL serializer/ deserializer within the same VSYNC cycle—encryption stops at the next VSYNC falling edge. TXCLKOUT\_ can now be changed/stopped. Reenable encryption before sending any high-value content A/V data.

**Fast Detection of Loss-of-Synchronization** A measure of link quality is the recovery time from lossof-HDCP synchronization. With the GMSL, it is likely that HDCP synchronization will not be lost unless the GMSL synchronization is lost. The host can be quickly notified of loss-of-lock by connecting the deserializer LOCK output to the INT input. If other sources use the interrupt input, such as a touch-screen controller, the  $\mu$ C can implement a routine to distinguish between interrupts from lossof-sync and normal interrupts. Reverse control-channel communication does not require an active forward link to operate and accurately tracks the LOCK status of the GMSL link. LOCK asserts for video link only and not for the configuration link.

**Programming the Device Addresses** Both the GMSL serializer and the deserializer have programmable device addresses. This allows multiple GMSL devices along with I<sup>2</sup>C peripherals to coexist on the same control channel. The serializer device address is stored in register 0x00 of each device, while the deserializer device address is stored in register 0x01 of each device. To change the device address, first write to the device whose address changes (register 0x00 of the GMSL serializer for serializer device-address change, or register 0x01 of the deserializer for deserializer deviceaddress change). Then write the same address into the corresponding register on the other device (register 0x00 of the deserializer for serializer device-address change, or register 0x01 of the GMSL serializer for deserializer device-address change).

**3-Level Inputs for Default Device Address** ADD0 and ADD1 are 3-level inputs that control the deserializer's default-device slave addresses (see <u>Table 2</u>). Connect ADD0/ADD1 through a pullup resistor to IOVDD, a pulldown resistor to GND, or a high-impedance connection. For digital control, use three-state logic to drive the 3-level logic inputs.

ADD0/ADD1 set the device addresses in the deserializer only and not the GMSL serializer. Set the GMSL serializer's ADD0/ADD1 inputs to the same settings as the deserializer; alternatively, write to register 0x00 and 0x01 of the GMSL serializer to reflect any changes made due to the 3-level inputs.

#### **Configuration Blocking**

The deserializer can block changes to the non-HDCP registers. Set CFGBLOCK to make all non-HDCP registers read only. Once set, the registers remain blocked until the supplies are removed or until PWDN is low.

#### **Backward Compatibility**

The deserializer is backward compatible with the non-HDCP MAX9268 deserializer with the following exceptions:

- UART packet delay at power-up: The μC must wait 2.7ms before sending the first UART packet to the deserializer. This delay is < 200μs for the MAX9268.</li>
- **Glitch filters:** The deserializer includes one-cycle glitch filters on HS and VS. For backward compatibility, disable the glitch filters by setting D[1:0] of register 0x08 to 0.

The pinouts and packages are the same for both devices. See <u>Table 3</u> and the <u>Pin Description</u> section for backward-compatible pin mapping.

### HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

#### **Key Memory**

Each device has a unique HDCP key set that is stored in secure nonvolatile memory (NVM). The HDCP key set consists of forty 56-bit private keys and one 40-bit public key. The NVM is qualified for automotive applications.

#### **GPIOs**

The deserializer has two open-drain GPIOs available. When not used for HDCP purposes (see the <u>Notification of Start</u> of Authentication and Enable of Encryption to Downstream <u>Links</u> section), GPIO1OUT and GPIO0OUT (0x06, D3 and D1) set the output state of the GPIOs. The GPIO input buffers are always enabled. The input states are stored in GPIO1 and GPIO0 (0x06, D2 and D0). Set GPIO1OUT/ GPIO0OUT to 1 when using GPIO1/GPIO0 as an input.

#### **Internal Input Pulldowns**

The control and configuration inputs on the deserializer include an active pulldown to GND. Pulldowns are disabled when the device is shut down ( $\overline{PWDN} = low$ ) or put into sleep mode. During power-up, keep all inputs driven or use external pullup/pulldown resistors to prevent additional current consumption and undesired configuration due to undefined inputs.

#### **Choosing I<sup>2</sup>C/UART Pullup Resistors**

Both I<sup>2</sup>C/UART open-drain lines require pullup resistors to provide a logic-high level. There are trade-offs between power dissipation and speed, and a compromise made in choosing pullup resistor values. Every device connected to the bus introduces some capacitance even when the device is not in operation. I<sup>2</sup>C specifies 300ns rise times to go from low to high (30% to 70%) for fast mode, which is defined for data rates up to 400kbps (see the I<sup>2</sup>C specifications in the *DC Electrical Characteristics* and *AC Electrical Characteristics* tables for details). To meet the fast-mode rise-time requirement, choose the pullup resistors so rise time t<sub>R</sub> = 0.85 x RPULLUP x CBUS < 300ns. The waveforms are not recognized if the transition time becomes too slow. The deserializer supports I<sup>2</sup>C/UART rates up to 1Mbps.

AC-Coupling

AC-coupling isolates the receiver from DC voltages up to the voltage rating of the capacitor. Four capacitors (two at the serializer output and two at the deserializer input) are needed for proper link operation and to provide protection if either end of the cable is shorted to a high voltage. AC-coupling blocks low-frequency ground shifts and low-frequency common-mode noise.

#### **Selection of AC-Coupling Capacitors**

Voltage droop and the digital sum variation (DSV) of transmitted symbols cause signal transitions to start from different voltage levels. Because the transition time is finite, starting the signal transition from different voltage levels causes timing jitter. The time constant for an AC-coupled link needs to be chosen to reduce droop and jitter to an acceptable level. The RC network for an AC-coupled link consists of the CML receiver termination resistor (RTR), the CML driver termination resistor (RTD), and the series AC-coupling capacitors (C). The RC time constant for four equal-value series capacitors is (C x (RTD + RTR))/4. RTD and RTR are required to match the transmission line impedance (usually  $100\Omega$ ). This leaves the capacitor selection to change the system time constant. Use at least 0.2µF high-frequency surface-mount ceramic capacitors, with sufficient voltage rating to withstand a short to battery, to pass the lower speed reverse control-channel signal. Use capacitors with a case size less than 3.2mm x 1.6mm to have lower parasitic effects to the high-speed signal.

#### **Power-Supply Circuits and Bypassing**

The deserializer uses an AVDD and DVDD of 3.0V to 3.6V. All single-ended inputs and outputs on the deserializer derive power from a 1.7V to 3.6V VIOVDD, which scales with IOVDD. Proper voltage-supply bypassing is essential for high-frequency circuit stability.

#### **Cables and Connectors**

Interconnect for CML typically has a differential impedance of  $100\Omega$ . Use cables and connectors that have matched differential impedance to minimize impedance discontinuities. Twisted-pair and shielded twisted-pair cables tend to generate less EMI due to magnetic-field canceling effects. Balanced cables pick up noise as com-

#### Table 15. Suggested Connectors and Cables for GMSL

| VENDOR                               | CONNECTOR      | CABLE        |
|--------------------------------------|----------------|--------------|
| JAE Electronics, Inc.                | MX38-FF        | A-BW-Lxxxxx  |
| Nissei Electric Co., Ltd.            | GT11L-2S       | F-2WME AWG28 |
| Rosenberger Hochfrequenztechnik GmbH | D4S10A-40ML5-Z | Dacar 538    |

M/XI/M

## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

mon mode rejected by the CML receiver. <u>Table 15</u> lists the suggested cables and connectors used in the GMSL link.

#### **Board Layout**

Separate the digital signals and CML/LVDS high-speed signals to prevent crosstalk. Use a four-layer PCB with separate layers for power, ground, CML/LVDS, and digital signals. Lay out PCB traces close to each other for a 100 $\Omega$  differential characteristic impedance. The trace dimensions depend on the type of trace used (microstrip or stripline). Note that two 50 $\Omega$  PCB traces do not have 100 $\Omega$  differential impedance when brought close together because the impedance goes down when the traces are brought closer.

Route the PCB traces for a CML/LVDS channel (there are two conductors per CML/LVDS channel) in parallel to maintain the differential characteristic impedance. Avoid vias. Keep PCB traces that make up a differential pair equal length to avoid skew within the differential pair.

#### **ESD** Protection

The deserializer ESD tolerance is rated for Human Body Model, IEC 61000-4-2, and ISO 10605. The ISO 10605 and IEC 61000-4-2 standards specify ESD tolerance for electronic systems. The serial link I/O are tested for ISO 10605 ESD protection and IEC 61000-4-2 ESD protection. All pins are tested for the Human Body Model. The Human Body Model discharge components are Cs = 100pF and R<sub>D</sub> =  $1.5k\Omega$  (Figure 25). The IEC 61000-4-2 discharge components are Cs = 150pF and R<sub>D</sub> =  $330\Omega$ (Figure 26). The ISO 10605 discharge components are Cs = 330pF and R<sub>D</sub> =  $2k\Omega$  (Figure 27).



Figure 25. Human Body Model ESD Test Circuit







Figure 27. ISO 10605 Contact Discharge ESD Test Circuit

# HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

| REGISTER<br>ADDRESS | BITS   | NAME       | VALUE   | FUNCTION                                                                                         | DEFAULT<br>VALUE |        |        |        |        |                                     |        |                            |        |        |
|---------------------|--------|------------|---------|--------------------------------------------------------------------------------------------------|------------------|--------|--------|--------|--------|-------------------------------------|--------|----------------------------|--------|--------|
| 0x00 D[7:1]<br>D0   |        | SERID      | XXXXXXX | Serializer device address. Power-up default address determined by ADD0 and ADD1 (see Table 2).   | 1000000          |        |        |        |        |                                     |        |                            |        |        |
|                     |        | —          | 0       | Reserved                                                                                         | 0                |        |        |        |        |                                     |        |                            |        |        |
| 001                 | D[7:1] | DESID      | XXXXXXX | Deserializer device address. Power-up default address determined by ADD0 and ADD1 (see Table 2). | 1001000          |        |        |        |        |                                     |        |                            |        |        |
| 0x01                | D0     | CFGBLOCK   | 0       | Normal operation                                                                                 | 0                |        |        |        |        |                                     |        |                            |        |        |
|                     | DU     | CFGBLUCK   | 1       | Registers 0x00 to 0x1F are read only                                                             | 0                |        |        |        |        |                                     |        |                            |        |        |
|                     |        |            | 00      | No spread spectrum. <b>Power-up default when SSEN</b> = low.                                     |                  |        |        |        |        |                                     |        |                            |        |        |
|                     | D[7:6] | SS         | 01      | ±2% spread spectrum. <b>Power-up default when SSEN</b><br>= high                                 | 00, 01           |        |        |        |        |                                     |        |                            |        |        |
|                     |        |            | 10      | No spread spectrum                                                                               |                  |        |        |        |        |                                     |        |                            |        |        |
|                     |        |            | 11      | ±4% spread spectrum                                                                              |                  |        |        |        |        |                                     |        |                            |        |        |
|                     | D5     | —          | 0       | Reserved                                                                                         | 0                |        |        |        |        |                                     |        |                            |        |        |
|                     |        | AUDIOEN    | 0       | Disable I <sup>2</sup> S channel                                                                 | 4                |        |        |        |        |                                     |        |                            |        |        |
| 0x02                | D4     | D4 AUDIOEN |         | Enable I <sup>2</sup> S channel                                                                  | - 1              |        |        |        |        |                                     |        |                            |        |        |
|                     |        |            | 00      | 12.5MHz to 25MHz pixel clock                                                                     |                  |        |        |        |        |                                     |        |                            |        |        |
|                     | D[3:2] | D[3:2]     | D[3:2]  | D[3:2]                                                                                           | D[3:2]           | D[3:2] | D[3:2] | D[3:2] | D[3:2] | PRNG                                | 01     | 25MHz to 50MHz pixel clock | 11     |        |
|                     |        |            |         |                                                                                                  |                  |        |        |        |        |                                     | D[0.2] |                            | 0[0.2] | D[3.2] |
|                     |        |            | 11      | Automatically detect the pixel clock range                                                       |                  |        |        |        |        |                                     |        |                            |        |        |
|                     |        |            | 00      | 0.5Gbps to 1Gbps serial-data rate                                                                |                  |        |        |        |        |                                     |        |                            |        |        |
|                     | D[1.0] | SRNG       | 01      | 1Gbps to 2Gbps serial-data rate                                                                  | 11               |        |        |        |        |                                     |        |                            |        |        |
|                     | D[1:0] | D[1:0]     |         |                                                                                                  |                  |        |        |        | 10     | 2Gbps to 3.125Gbps serial-data rate | 11     |                            |        |        |
|                     |        |            | 11      | Automatically detect serial-data rate                                                            |                  |        |        |        |        |                                     |        |                            |        |        |
|                     |        |            | 00      | Calibrate spread-modulation rate only once after locking                                         |                  |        |        |        |        |                                     |        |                            |        |        |
|                     |        |            | 01      | Calibrate spread-modulation rate every 2ms after locking                                         | 0.0              |        |        |        |        |                                     |        |                            |        |        |
|                     | D[7:6] | AUTOFM     | 10      | Calibrate spread-modulation rate every 16ms after locking                                        | 00               |        |        |        |        |                                     |        |                            |        |        |
| 0x03                |        |            | 11      | Calibrate spread-modulation rate every 256ms after locking                                       |                  |        |        |        |        |                                     |        |                            |        |        |
|                     | D5     | _          | 0       | Reserved                                                                                         | 0                |        |        |        |        |                                     |        |                            |        |        |
|                     |        |            | 00000   | Autocalibrate sawtooth divider                                                                   |                  |        |        |        |        |                                     |        |                            |        |        |
|                     | D[4:0] | SDIV       | XXXXX   | Manual SDIV setting (see the <i>Manual Programming of the Spread-Spectrum Divider</i> section)   | 00000            |        |        |        |        |                                     |        |                            |        |        |

#### Table 16. GMSL Core Register Table (see Table 1)

# HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

| REGISTER<br>ADDRESS | BITS       | NAME      | VALUE  | FUNCTION                                                                          | DEFAULT<br>VALUE |  |    |    |            |   |                                                             |   |
|---------------------|------------|-----------|--------|-----------------------------------------------------------------------------------|------------------|--|----|----|------------|---|-------------------------------------------------------------|---|
|                     | D7         | LOCKED    | 0      | LOCK output is low                                                                | 0                |  |    |    |            |   |                                                             |   |
|                     | DT         | LOCKED    | 1      | LOCK output is high                                                               | (read only)      |  |    |    |            |   |                                                             |   |
|                     | D6         | OUTENB    | 0      | Enable outputs                                                                    | - 0              |  |    |    |            |   |                                                             |   |
|                     |            | OUTEINB   | 1      | Disable outputs                                                                   | 1 0              |  |    |    |            |   |                                                             |   |
|                     | D5         | PRBSEN    | 0      | Disable PRBS test                                                                 | 0                |  |    |    |            |   |                                                             |   |
|                     | 05         | THUSEN    | 1      | Enable PRBS test                                                                  | 0                |  |    |    |            |   |                                                             |   |
|                     | D4         | SLEEP -   | 0      | Normal mode (default value depends on CDS and MS pin values at power-up)          | 0, 1             |  |    |    |            |   |                                                             |   |
| 0x04                | D4         | JLEF      | 1      | Activate sleep mode (default value depends on CDS and MS pin values at power-up)  | 0, 1             |  |    |    |            |   |                                                             |   |
|                     |            |           | 00     | Base mode uses I <sup>2</sup> C peripheral interface                              |                  |  |    |    |            |   |                                                             |   |
|                     | D[3:2]     | INTTYPE   | 01     | Base mode uses UART peripheral interface                                          | 00               |  |    |    |            |   |                                                             |   |
|                     |            |           | 10, 11 | Base mode peripheral interface disabled                                           |                  |  |    |    |            |   |                                                             |   |
|                     |            | REVCCEN   | 0      | Disable reverse control channel to serializer (sending)                           | 1                |  |    |    |            |   |                                                             |   |
|                     | D1         | REVOCEN   | 1      | Enable reverse control channel to serializer (sending)                            |                  |  |    |    |            |   |                                                             |   |
|                     | <b>D</b> 0 | DO        | DO     | D0                                                                                | DO               |  | DO | DO | DO FWDCCEN | 0 | Disable forward control channel from serializer (receiving) | 1 |
|                     | DU         | FVDCCEN   | 1      | Enable forward control channel from serializer (receiving)                        | - 1              |  |    |    |            |   |                                                             |   |
|                     |            |           | 0      | I <sup>2</sup> C conversion sends the register address                            |                  |  |    |    |            |   |                                                             |   |
|                     | D7         | I2CMETHOD | 1      | Disable sending of I <sup>2</sup> C register address (command-<br>byte-only mode) | 0                |  |    |    |            |   |                                                             |   |
|                     | D[6:5]     |           | 00     | 7.5MHz equalizer highpass cutoff frequency                                        |                  |  |    |    |            |   |                                                             |   |
|                     |            |           | 01     | 3.75MHz cutoff frequency                                                          | 01               |  |    |    |            |   |                                                             |   |
|                     |            | HPFTUNE - | 10     | 2.5MHz cutoff frequency                                                           |                  |  |    |    |            |   |                                                             |   |
|                     |            |           | 11     | 1.87MHz cutoff frequency                                                          |                  |  |    |    |            |   |                                                             |   |
|                     | D4         | PDHF -    | 0      | High-frequency boosting enabled                                                   | 0                |  |    |    |            |   |                                                             |   |
|                     | D4         |           | 1      | High-frequency boosting disabled                                                  | 0                |  |    |    |            |   |                                                             |   |
|                     |            |           | 0000   | 2.1dB equalizer boost gain                                                        |                  |  |    |    |            |   |                                                             |   |
|                     |            |           | 0001   | 2.8dB equalizer boost gain                                                        |                  |  |    |    |            |   |                                                             |   |
| 0x05                |            |           | 0010   | 3.4dB equalizer boost gain                                                        |                  |  |    |    |            |   |                                                             |   |
| 0,000               |            |           | 0011   | 4.2dB equalizer boost gain                                                        |                  |  |    |    |            |   |                                                             |   |
|                     |            |           | 0100   | 5.2dB equalizer boost gain. <b>Power-up default when</b><br><b>EQS = high.</b>    |                  |  |    |    |            |   |                                                             |   |
|                     |            |           | 0101   | 6.2dB equalizer boost gain                                                        |                  |  |    |    |            |   |                                                             |   |
|                     | D[3:0]     | EQTUNE    | 0110   | 7dB equalizer boost gain                                                          | 0100, 1001       |  |    |    |            |   |                                                             |   |
|                     |            |           | 0111   | 8.2dB equalizer boost gain                                                        |                  |  |    |    |            |   |                                                             |   |
|                     |            |           | 1000   | 9.4dB equalizer boost gain                                                        |                  |  |    |    |            |   |                                                             |   |
|                     |            |           | 1001   | 10.7dB equalizer boost gain. <b>Power-up default when</b><br><b>EQS = low.</b>    |                  |  |    |    |            |   |                                                             |   |
|                     |            |           | 1010   | 11.7dB equalizer boost gain                                                       | ]                |  |    |    |            |   |                                                             |   |
|                     |            | [         | 1011   | 13dB equalizer boost gain                                                         | ]                |  |    |    |            |   |                                                             |   |
|                     |            |           | 11XX   | Do not use                                                                        | 1                |  |    |    |            |   |                                                             |   |

#### Table 16. GMSL Core Register Table (see Table 1) (continued)

# HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

| REGISTER<br>ADDRESS | BITS     | NAME      | VALUE    | FUNCTION                                                                                     | DEFAULT<br>VALUE           |  |
|---------------------|----------|-----------|----------|----------------------------------------------------------------------------------------------|----------------------------|--|
|                     | D7       | _         | 0        | Reserved                                                                                     | 0                          |  |
|                     | DC       |           | 0        | Do not automatically reset error registers and outputs                                       | - 0                        |  |
|                     | D6       | AUTORST   | 1        | Automatically reset error registers and outputs                                              |                            |  |
|                     | DE       | DICINIT   | 0        | Enable interrupt transmission to serializer                                                  | 0                          |  |
|                     | D5       | DISINT    | 1        | Disable interrupt transmission to serializer                                                 | - 0                        |  |
|                     |          | INIT      | 0        | INT input = low (read only)                                                                  | 0                          |  |
|                     | D4       | INT       | 1        | INT input = high (read only)                                                                 | (read only)                |  |
| 0x06                | DO       |           | 0        | Output low to GPIO1                                                                          | 4                          |  |
|                     | D3       | GPI010UT  | 1        | Output high to GPIO1                                                                         | - 1                        |  |
|                     | DO       |           | 0        | GPIO1 is low                                                                                 | 1                          |  |
|                     | D2       | GPIO1     | 1        | GPIO1 is high                                                                                | (read only)                |  |
|                     |          |           | 0        | Output low to GPIO0                                                                          |                            |  |
|                     | D1       | GPIO0OUT  | 1        | Output high to GPIO0                                                                         | - 1                        |  |
|                     | 5.0      | GPIO0     | 0        | GPIO0 is low                                                                                 | 1                          |  |
|                     | D0       |           | 1        | GPIO0 is high                                                                                | (read only)                |  |
| 0x07                | D[7:0]   | _         | 01010100 | Reserved                                                                                     | 01010100                   |  |
|                     | D[7:2] — |           | 00110000 | Reserved                                                                                     | 001100                     |  |
|                     |          |           |          | 0                                                                                            | VSYNC glitch filter active |  |
| 0x08                | D1       | DISVSFILT | 1        | VSYNC glitch filter disabled                                                                 | - 0                        |  |
|                     |          |           | 0        | HSYNC glitch filter active                                                                   |                            |  |
|                     | D0       | DISHSFILT | 1        | HSYNC glitch filter disabled                                                                 | - 0                        |  |
| 0x09                | D[7:0]   | _         | 11001000 | Reserved                                                                                     | 11001000                   |  |
| 0x0A                | D[7:0]   | _         | 00010010 | Reserved                                                                                     | 00010010                   |  |
| 0x0B                | D[7:0]   | _         | 00100000 | Reserved                                                                                     | 00100000                   |  |
| 0x0C                | D[7:0]   | ERRTHR    | XXXXXXXX | Error threshold for decoding errors<br>ERR = low when DECERR > ERRTHR                        | 00000000                   |  |
| 0x0D                | D[7:0]   | DECERR    | xxxxxxxx | Decoding error counter<br>This counter remains zero while the device is in PRBS<br>test mode | 00000000<br>(read only)    |  |
| 0x0E                | D[7:0]   | PRBSERR   | XXXXXXXX | PRBS error counter                                                                           | 00000000<br>(read only)    |  |
|                     |          |           | 0        | MCLK derived from TXCLKOUT_ (see Table 5)                                                    | - 0                        |  |
| 0x12                | D7       | MCLKSRC   | 1        | MCLK derived from internal oscillator                                                        | U                          |  |
| UX 12               |          | MOLKOW    | 0000000  | MCLK disabled                                                                                | 0000000                    |  |
|                     | D[6:0]   | MCLKDIV   | XXXXXXX  | MCLK divider                                                                                 | 0000000                    |  |
| 010                 | D[7:5]   | —         | XXX      | Reserved                                                                                     | (read only)                |  |
| 0x13                | D[4:0]   | _         | 10000    | Reserved                                                                                     | 10000                      |  |

#### Table 16. GMSL Core Register Table (see Table 1) (continued)



## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

| REGISTER<br>ADDRESS | BITS       | NAME                                          | VALUE    | FUNCTION                                                                      | DEFAULT<br>VALUE        |  |    |     |   |                                                                               |   |
|---------------------|------------|-----------------------------------------------|----------|-------------------------------------------------------------------------------|-------------------------|--|----|-----|---|-------------------------------------------------------------------------------|---|
|                     | D7         | INVVSYNC                                      | 0        | Deserializer does not invert VSYNC                                            | 0                       |  |    |     |   |                                                                               |   |
|                     | D7         | INVVSTINC                                     | 1        | Deserializer inverts VSYNC                                                    |                         |  |    |     |   |                                                                               |   |
|                     | D6         | INVHSYNC 0 Deserializer does not invert HSYNC |          | Deserializer does not invert HSYNC                                            | 0                       |  |    |     |   |                                                                               |   |
|                     | Do         |                                               | 1        | Deserializer inverts HSYNC                                                    |                         |  |    |     |   |                                                                               |   |
|                     | D5         | EORCELVDS 0 Normal operation                  |          | 0                                                                             |                         |  |    |     |   |                                                                               |   |
|                     | D5         | FURGELVDS                                     | 1        | Force LVDS outputs low                                                        | 0                       |  |    |     |   |                                                                               |   |
|                     |            |                                               | 0        | Normal driver current for CMOS outputs (WS, SCK, SD/CNTL0, CNTL1, CNTL2/MCLK) |                         |  |    |     |   |                                                                               |   |
| 0x14                | D4         | D4                                            | D4       | D4                                                                            | D4                      |  | D4 | DCS | 1 | Strong driver current for CMOS outputs (WS, SCK, SD/CNTL0, CNTL1, CNTL2/MCLK) | 0 |
|                     | DA         |                                               | 0        | Serial-data bit 27 is mapped to CNTL1                                         |                         |  |    |     |   |                                                                               |   |
|                     | D3         | DISCNTL1                                      | 1        | CNTL1 forced low                                                              | 1                       |  |    |     |   |                                                                               |   |
|                     | <b>D</b> 0 | DIODEO                                        | 0        | Serial-data bit 27 is mapped to RES                                           | 0                       |  |    |     |   |                                                                               |   |
|                     | D2         | D2 DISRES                                     | 1        | RES bit forced low                                                            | 0                       |  |    |     |   |                                                                               |   |
|                     |            |                                               | 00       | 1.75mA LVDS current                                                           |                         |  |    |     |   |                                                                               |   |
|                     | D[1:0]     | ILVDS                                         | 01       | 3.5mA LVDS current                                                            | 01                      |  |    |     |   |                                                                               |   |
|                     | D[1.0]     | ILVD3                                         | 10       | Do not use                                                                    | 01                      |  |    |     |   |                                                                               |   |
|                     |            |                                               | 11       | 7mA LVDS current                                                              |                         |  |    |     |   |                                                                               |   |
| 0x1E                | D[7:0]     | ID                                            | 00001000 | Device identifier<br>(MAX9266 = 0x08)                                         | 00001000<br>(read only) |  |    |     |   |                                                                               |   |
|                     | D[7:5]     | _                                             | 000      | Reserved                                                                      | 000<br>(read only)      |  |    |     |   |                                                                               |   |
| 0x1F                |            | CADO                                          | 0        | Not HDCP capable                                                              | 1                       |  |    |     |   |                                                                               |   |
|                     | D4         | CAPS                                          | 1        | HDCP capable                                                                  | (read only)             |  |    |     |   |                                                                               |   |
|                     | D[3:0]     | REVISION                                      | XXXX     | Device revision                                                               | (read only)             |  |    |     |   |                                                                               |   |

#### Table 16. GMSL Core Register Table (see Table 1) (continued)

X = Don't care.



# HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

| REGISTER<br>ADDRESS | SIZE<br>(Bytes) | NAME    | READ/<br>WRITE                                                                                                    | FUNCTION                                                                                                                 | DEFAULT VALUE<br>(hex)                 |  |
|---------------------|-----------------|---------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--|
| 0x80 to 0x84        | 5               | BKSV    | Read only                                                                                                         | HDCP receiver KSV                                                                                                        | (Read only)                            |  |
| 0x85 to 0x86        | 2               | RI'     | Read only                                                                                                         | Link verification response                                                                                               | (Read only)                            |  |
| 0x87                | 1               | PJ'     | Read only                                                                                                         | Enhanced link verification response                                                                                      | (Read only)                            |  |
| 0x88 to 0x8F        | 8               | AN      | Read/Write                                                                                                        | Session random number                                                                                                    | 0x000000000000000000000000000000000000 |  |
| 0x90 to 0x94        | 5               | AKSV    | Read/Write                                                                                                        | HDCP transmitter KSV                                                                                                     | 0x000000000                            |  |
|                     |                 |         |                                                                                                                   | D7 = PD_HDCP<br>1 = Power down HDCP circuits<br>0 = HDCP circuits normal                                                 |                                        |  |
|                     |                 |         |                                                                                                                   | D[6:4] = Reserved                                                                                                        |                                        |  |
|                     |                 |         |                                                                                                                   | D3 = GPIO1_FUNCTION<br>1 = GPIO1 mirrors AUTH_STARTED<br>0 = Normal GPIO1 operation                                      | -                                      |  |
| 0x95                | 1               | BCTRL   | Read/Write                                                                                                        | D2 = GPIO0_FUNCTION<br>1 = GPIO0 mirrors ENCRYPTION_ENABLE<br>0 = Normal GPIO0 operation                                 | 0x00                                   |  |
|                     |                 |         | D1 = AUTH_STARTED<br>1 = Authentication started (triggered by write<br>to AKSV)<br>0 = Authentication not started |                                                                                                                          |                                        |  |
|                     |                 |         |                                                                                                                   | D0 = ENCRYPTION_ENABLE<br>1 = Enable encryption<br>0 = Disable encryption                                                | -                                      |  |
|                     |                 |         |                                                                                                                   | D[7:2] = Reserved                                                                                                        |                                        |  |
| 0x96                | 1               | BSTATUS | Read/Write                                                                                                        | D1 = NEW_DEV_CONN<br>1 = Set to 1 if a new connected device is<br>detected<br>0 = Set to 0 if no new device is connected | 0x00                                   |  |
|                     |                 |         |                                                                                                                   | D0 = KSV_LIST_READY<br>1 = Set to 1 if KSV list and BINFO is ready<br>0 = Set to 0 if KSV list or BINFO is not ready     |                                        |  |
|                     |                 |         |                                                                                                                   | D[7:1] = Reserved                                                                                                        |                                        |  |
| 0x97                | 1               | BCAPS   | Read/Write                                                                                                        | D0 = REPEATER<br>1 = Set to 1 if device is a repeater<br>0 = Set to 0 if device is not a repeater                        | 0x00                                   |  |
| 0x98 to 0x9F        | 8               | _       | Read Only                                                                                                         | Reserved                                                                                                                 | 0x000000000000000000000000000000000000 |  |

#### Table 17. HDCP Register Table (see Table 1)



# HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

| REGISTER<br>ADDRESS | SIZE<br>(Bytes) | NAME     | READ/<br>WRITE | FUNCTION                                                                                                                                                  | DEFAULT VALUE<br>(hex) |                |                                              |        |
|---------------------|-----------------|----------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------|----------------------------------------------|--------|
| 0xA0 to 0xA3        | 4               | V'.HO    | Read/Write     | H0 part of SHA-1 hash value                                                                                                                               | 0x0000000              |                |                                              |        |
| 0xA4 to 0xA7        | 4               | V'.H1    | Read/Write     | H1 part of SHA-1 hash value                                                                                                                               | 0x0000000              |                |                                              |        |
| 0xA8 to 0xAB        | 4               | V'.H2    | Read/Write     | H2 part of SHA-1 hash value                                                                                                                               | 0x00000000             |                |                                              |        |
| 0xAC to 0xAF        | 4               | V'.H3    | Read/Write     | H3 part of SHA-1 hash value                                                                                                                               | 0x00000000             |                |                                              |        |
| 0xB0 to 0xB3        | 4               | V'.H4    | Read/Write     | H4 part of SHA-1 hash value                                                                                                                               | 0x0000000              |                |                                              |        |
|                     |                 |          |                | D[15:12] = Reserved                                                                                                                                       |                        |                |                                              |        |
|                     |                 |          |                | D11 = MAX_CASCADE_EXCEEDED<br>1 = Set to 1 if more than seven cascaded<br>devices attached<br>0 = Set to 0 if seven or fewer cascaded<br>devices attached |                        |                |                                              |        |
| 0xB4 to 0xB5        | 2               | 2 BINFO  | 2 BINFO        | 2 BINFO                                                                                                                                                   | 2 BINFO Rea            | NFO Read/Write | D[10:8] = DEPTH<br>Depth of cascaded devices | 0x0000 |
|                     |                 |          |                | D7 = MAX_DEVS_EXCEEDED<br>1 = Set to 1 if more than 14 devices attached<br>0 = Set to 0 if 14 or fewer devices attached                                   |                        |                |                                              |        |
|                     |                 |          |                | D[6:0] = DEVICE_COUNT<br>Number of devices attached                                                                                                       |                        |                |                                              |        |
| 0xB6                | 1               | GPMEM    | Read/Write     | General-purpose memory byte                                                                                                                               | 0x00                   |                |                                              |        |
| 0xB7 to 0xB9        | 3               | _        | Read only      | Reserved                                                                                                                                                  | 0x000000               |                |                                              |        |
| 0xBA to 0xFF        | 70              | KSV_LIST | Read/Write     | List of KSV's downstream repeaters and receivers (maximum of 14 devices)                                                                                  | All zero               |                |                                              |        |

### Table 17. HDCP Register Table (see <u>Table 1</u>) (continued)



## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface



#### **Typical Application Circuit**

### **Chip Information**

#### PROCESS: CMOS

#### **Package Information**

For the latest package outline information and land patterns (footprints), go to <u>www.maxim-ic.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE    | PACKAGE | OUTLINE        | LAND           |
|------------|---------|----------------|----------------|
| TYPE       | CODE    | NO.            | PATTERN NO.    |
| 48 TQFP-EP | C48E+8  | <u>21-0065</u> | <u>90-0138</u> |

#### **Ordering Information**

| PART           | TEMP RANGE      | PIN-PACKAGE |
|----------------|-----------------|-------------|
| MAX9266GCM/V+  | -40°C to +105°C | 48 TQFP-EP* |
| MAX9266GCM/V+T | -40°C to +105°C | 48 TQFP-EP* |

/V denotes an automotive qualified part.

+Denotes a lead(Pb)-free/RoHS-compliant package. \*EP = Exposed pad.

T = Tape and reel.



## HDCP Gigabit Multimedia Serial Link Deserializer with LVDS System Interface

#### **Revision History**

| REVISION | REVISION | DESCRIPTION     | PAGES   |
|----------|----------|-----------------|---------|
| NUMBER   | DATE     |                 | CHANGED |
| 0        | 3/11     | Initial release | —       |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_

© 2011 Maxim Integrated Products

Maxim is a registered trademark of Maxim Integrated Products, Inc.

\_ 51